## feATURES

- Triple $I^{2}$ C Adjustable High Efficiency Step-Down DC/ DC Converters: 1.6A, 1A/1.2A, 1A/1.2A
- High Efficiency 1.2A Buck-Boost DC/DC Converter
- Triple 250mA LDO Regulators
- Pushbutton ON/OFF Control with System Reset
- Flexible Pin-Strap Sequencing Operation
- I ${ }^{2} \mathrm{C}$ and Independent Enable Control Pins
- Power Good and Reset Outputs
- Dynamic Voltage Scaling and Slew Rate Control
- Selectable 2.25MHz or 1.12 MHz Switching Frequency
- Always-Alive 25 mA LDO Regulator
- $8 \mu \mathrm{~A}$ Standby Current
- 40 -Pin $6 \mathrm{~mm} \times 6 \mathrm{~mm} \times 0.75 \mathrm{~mm}$ QFN


## APPLICATIONS

- Handheld Instruments and Scanners
- Portable Industrial Devices
- Automotive Infotainment
- Medical Devices
- High End Consumer Devices
- Multirail Systems
- Supports Freescale i.MX53/51, Marvell PXA and Other Application Processors


## DESCRIPTIOn

The LTC ${ }^{\circledR} 3589$ is a complete power management solution for ARM and ARM-based processors and advanced portable microprocessor systems. The device contains three step-down DC/DC converters for core, memory and SoC rails, a buck-boost regulator for $1 / 0$ at 1.8 V to 5 V and three 250 mA LDO regulators for low noise analog supplies. An I ${ }^{2} \mathrm{C}$ serial port is used to control enables, output voltage levels, dynamic voltage scaling, operating modes and status reporting. Differences between the LTC3589, LTC3589-1, and LTC3589-2 are summarized in Table 1.
Regulator start-up is sequenced by connecting outputs to enable pins in the desired order or programmed via the ${ }^{2} \mathrm{C}$ port. System power-on, power-off, and reset functions are controlled by pushbutton interface, pin inputs, or $I^{2} \mathrm{C}$ interface.

The LTC3589 supports i.MX53/51, PXA and OMAP processors with eight independent rails at appropriate power levels. Other features include interface signals such as the VSTB pin that simultaneously toggle up to four rails between programmed run and standby output voltages. The device is available in a low profile 40 -pin $6 \mathrm{~mm} \times 6 \mathrm{~mm}$ exposed pad QFN package.
LT, LT, LTC, LTM, Burst Mode, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION




## LTC3589/LTC3589-1/

## LTC3589-2

## TABLE Of COOTEחTS

Features ..... 1
Applications ..... 1
Typical Application ..... 1
Description ..... 1
Absolute Maximum Ratings ..... 3
Pin Configuration ..... 3
Order Information ..... 3
Electrical Characteristics ..... 4
Typical Performance Characteristics ..... 9
Pin Functions ..... 13
Block Diagram ..... 15
Operation. ..... 16
Introduction ..... 16
LTC3589, LTC3589-1, and LTC3589-2 Functional Comparison ..... 17
Always-On LDO ..... 17
Step-Down Switching Regulators ..... 20
Buck-Boost Switching Regulator ..... 24
Slewing DAC Reference Operation ..... 28
Pushbutton Operation ..... 29
Enable and Power-On Sequencing ..... 31
Fault Detection, Shutdown, and Reporting ..... 32
${ }^{1}{ }^{2} C$ Operation ..... 36
Thermal Considerations and Board Layout ..... 42
Typical Application ..... 46
Package Description ..... 48
Revision History ..... 49
Typical Application ..... 50
Related Parts ..... 50

## ABSOLUTE MAXIMUM RATINGS (Notes 1,3 )

SW1, SW2, SW3, SW4AB, SW4CD
(Transients < 1ms, Duty Cycle < $1 \%$ ) $\qquad$ .-0.3 V to 7 V

$\mathrm{V}_{\text {IN_LDO2 }}, \mathrm{V}_{\text {IN_LD034...................... }}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\text {IN }}+0.3 \mathrm{~V}$
$\mathrm{V}_{I N}, \mathrm{DV}_{\text {DD }}$............................................. -0.3 V to 6 V
LD01_STBY, LD01_FB, BUCK1_FB, BUCK2_FB,
BUCK3_FB, BB_FB, BB_OUT, LDO2, LDO2_FB, LD03,

LDO4, PGOOD, VSTB, EN1, EN2, EN3, EN4, EN_LDO2, EN_LD034, EN_LDO3, $\overline{O N}, ~ P B S T A T, ~ W A K E, ~ \overline{R S T O}$, PWR_ON, IRQ $\ldots . . . . . . . . . .-0.3 \mathrm{~V}$ to 6 V SDA, SCL ..................................-0.3V to $\mathrm{DV}_{\mathrm{DD}}+0.3 \mathrm{~V}$ Operating Junction Temperature Range (Note 2) $\qquad$ $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Storage Temperature Range ................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

## PIn CONFIGURATION



## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC3589EUJ\#PBF | LTC3589EUJ\#TRPBF | LTC3589UJ | $40-$ Lead $(6 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3589IUJ\#PBF | LTC3589IUJ\#TRPBF | LTC3589UJ | $40-$ Lead $(6 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3589HUJ\#PBF | LTC3589HUJ\#TRPBF | LTC3589UJ | $40-$ Lead $(6 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| LTC3589EUJ-1\#PBF | LTC3589EUJ-1\#TRPBF | LTC3589UJ-1 | $40-$ Lead $(6 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3589IUJ-1\#PBF | LTC3589IUJ-1\#TRPBF | LTC3589UJ-1 | $40-$ Lead $(6 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3589HUJ-1\#PBF | LTC3589HUJ-1\#TRPBF | LTC3589UJ-1 | $40-$ Lead $(6 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| LTC3589EUJ-2\#PBF | LTC3589EUJ-2\#TRPBF | LTC3589UJ-2 | $40-$ Lead $(6 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3589IUJ-2\#PBF | LTC3589IUJ-2\#TRPBF | LTC3589UJ-2 | $40-$ Lead $(6 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LTC3589HUJ-2\#PBF | LTC3589HUJ-2\#TRPBF | LTC3589UJ-2 | $40-$ Lead $(6 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

[^0]ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the specified operating
 $=D V_{D D}=3.8 \mathrm{~V}$. All regulators disabled unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| $V_{\text {IN }}$ | Operating Input Supply Voltage, $V_{I N}$ |  | $\bullet$ | 2.7 | 5.5 | V |
| $I_{\text {STANDBY }}$ | $V_{\text {IN }}$ Standby Current | All Enables = OV, PWR_ON = 0, I LDO1 $=0$ | $\bullet$ |  | 8 | 18 |
| $\mathrm{f}_{\text {OSC }}$ | Oscillator Frequency |  | $\bullet$ | 1.8 | 2.25 | 2.6 |

Step-Down Switching Regulators 1, 2, and 3

| ${ }_{\text {lVIN }}$ | Pulse-Skipping Mode $\mathrm{V}_{\mathrm{IN}}$ Quiescent Current per Buck <br> Burst Mode ${ }^{\oplus} V_{\text {IN }}$ Quiescent Current per Buck | $\mathrm{V}_{\mathrm{FB}}=0.85 \mathrm{~V}$ (Note 5) | $\bullet$ |  |  | $\begin{aligned} & 200 \\ & 40 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {FB }}$ | Feedback Pin Input Current | $\mathrm{V}_{\mathrm{FB}}=0.8 \mathrm{~V}$ |  | -50 |  | 50 | nA |
| $\mathrm{D}_{\mathrm{X}}$ | Maximum Duty Cycle | $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$ |  | 100 |  |  | \% |
| $\mathrm{R}_{\text {SW }}$ | SW Pull-Down Resistance | Regulators Disabled |  |  | 2.5 |  | k $\Omega$ |
| $\mathrm{t}_{\text {SS }}$ | Soft-Start Rate | (Note 6) |  |  | 0.8 |  | $\mathrm{V} / \mathrm{ms}$ |
| $\mathrm{V}_{\text {FB(MAX) }}$ | Maximum Feedback Voltage | $\begin{aligned} & \text { BxDTV1 }=\text { BxDTV2 }=11111, \\ & V_{I N}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ | $\bullet$ | 0.735 | 0.75 | 0.765 | V |
| $\mathrm{V}_{\text {FB(LSB) }}$ | Feedback LSB Step Size |  |  |  | 12.5 |  | mV |
| $\mathrm{V}_{\text {FB(MIN })}$ | Minimum Feedback Voltage | $\begin{aligned} & \text { BxDTV1 }=\text { BxDTV2 }=00000, \\ & \text { VIN }=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ | $\bullet$ | 0.351 | 0.3625 | 0.374 | V |

### 1.6A Step-Down Switching Regulator 1

| ILIM1 | Peak PMOS Current Limit SW1 |  | $\bullet$ | 2.0 | 2.7 | A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| RP1 | $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ of PMOS1 | $\mathrm{ISW}=100 \mathrm{~mA}$ |  |  | 180 | $\mathrm{m} \Omega$ |
| RN1 | $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ of NMOS1 | $\mathrm{ISW}^{\text {P }}=100 \mathrm{~mA}$ |  |  | 110 | $\mathrm{m} \Omega$ |

1.0A/1.2A Step-Down Switching Regulators 2 and 3

| LIM2, 3 | Peak PMOS Current Limit SW2 and SW3 (LTC3589) <br> Peak PMOS Current Limit SW2 and SW3 (LTC3589-1/ <br> LTC3589-2) | $\bullet$ | 1.5 | 1.9 | A |
| :--- | :--- | :--- | :--- | :--- | :--- |
| RP2, 3 | $R_{\text {DS(ON) of PMOS2 and PMOS3 }}$ | $\bullet$ | 2.8 | A |  |
| RN2, 3 | $R_{\text {DS(ON) }) \text { NMOS2 and NMOS3 }}$ |  |  | 250 | $\mathrm{~m} \Omega$ |


| 1.2A Buck-Boost Switching Regulator 4 (Buck-Boost) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $I_{\text {VIN }}$ | PWM Mode VIN Quiescent Current Burst Mode VIN Quiescent Current | $V_{\text {BB_FB }}=0.85 \mathrm{~V}$ (Note 5) | $\bullet$ |  | $\begin{aligned} & 115 \\ & 19 \end{aligned}$ | $\begin{aligned} & 170 \\ & 35 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $\mathrm{V}_{\text {BB_FB }}$ | Feedback Voltage | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5.5 \mathrm{~V}$ | $\bullet$ | 0.776 | 0.8 | 0.824 | V |
| $V_{\text {OUTBB }}$ | Output Voltage Range |  |  | 1.8 |  | 5.0 | V |
| ILIM4 | Peak PMOS Current Limit SW4AB |  | $\bullet$ | 2.3 | 2.9 |  | A |
| IPEAK4 | Forward Burst Current Limit (Switch A) | Burst Mode Operation |  |  | 600 |  | mA |
| lıIMR4 | Reverse Current Limit (Switch D) |  |  |  | 1 |  | A |
| İER04 | Reverse Burst Current Limit (Switch D) | Burst Mode Operation |  |  | 0 |  | mA |
| RP4 | $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ of Switch A and Switch D | $I_{\text {SW }}$ AB $=I_{\text {SW4CD }}=100 \mathrm{~mA}$ |  |  | 160 |  | $\mathrm{m} \Omega$ |
| RN4 | $\mathrm{R}_{\text {DS(ON) }}$ of Switch B and Switch C | $\mathrm{I}_{\text {SW4AB }}=I_{\text {SW4CD }}=-100 \mathrm{~mA}$ |  |  | 110 |  | $\mathrm{m} \Omega$ |
| R ${ }_{\text {OUT4 }}$ | BB_OUT Pull-Down Resistance | Regulator Disabled |  |  | 2.5 |  | $\mathrm{k} \Omega$ |
| $\mathrm{t}_{\text {SS }}$ | Soft-Start Rate | (Note 6) |  |  | 2 |  | $\mathrm{V} / \mathrm{ms}$ |
| ${ }_{\text {FB }}$ | Feedback Pin Input Current | $\mathrm{V}_{\text {FB }}=0.85 \mathrm{~V}$ |  | -50 |  | 50 | nA |

## ELECTRICAL CHARACTERISTICS The odenotes the specifications which apply ver the speciifed operating

 junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2). $\mathrm{V}_{\mathbb{I N}}=\mathrm{PV}_{\operatorname{IN} 1}=P V_{\text {IN2 } 2}=\mathrm{PV}_{\text {IN3 }}=P V_{\text {IN4 }}=V_{\text {IN_LDO2 }}=V_{\text {IN_LDO34 }}$ $=\mathrm{DV}_{\mathrm{DD}}=3.8 \mathrm{~V}$. All regulators disabled unless otherwise noted.| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :--- | :--- | ---: | ---: | UNITS

Always-On Regulator (LDO1_STDBY)

| VL01_FB | LD01 Feedback Voltage |  | $\bullet$ | 0.76 | 0.8 | 0.84 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {LDO1 }}$ | LD01 Line Regulation | $\begin{aligned} & \mathrm{I}_{\mathrm{LDO1}} \mathrm{STBY}=1 \mathrm{~mA}, \mathrm{LD01} \text { STBY }=1.2 \mathrm{~V}, \\ & \mathrm{~V}_{\text {IN }}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{aligned}$ |  | 0.15 |  |  | \%/V |
|  | LD01 Load Regulation | $\begin{aligned} & \text { LD01 }=0.1 \mathrm{~mA} \text { to } 25 \mathrm{~mA}, \\ & \text { LD01_STBY }=1.2 \mathrm{~V} \end{aligned}$ |  | 0.1 |  |  | \% |
| ILD01 | Available Output Current |  | $\bullet$ | 25 |  |  | mA |
| LD01_SC | Short-Circuit Output Current Limit |  |  |  | 65 | 100 | mA |
| $\mathrm{V}_{\text {DROP1 }}$ | Dropout Voltage (Note 4) | LLD01 $=25 \mathrm{~mA}$, LD01_STBY $=3.3 \mathrm{~V}$ |  |  | 200 |  | mV |
| LLD01_FB | LD01_FB Input Current | $\mathrm{V}_{\text {LD01_FB }}=0.85 \mathrm{~V}$ |  | -50 |  | 50 | nA |

LDO Regulator 2 (LDO2)

| $\mathrm{V}_{\text {IN_LDO2 }}$ | VIN_LDo2 Input Voltage Range |  | - | 1.7 |  | $\mathrm{V}_{\text {IN }}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IVIN_LD02 | $V_{\text {IN_LDO2 }}$ Quiescent Current $V_{\text {IN_LDO2 }}$ Shutdown Current | Regulator Enabled Regulator Disabled |  |  | $\begin{gathered} 12 \\ 0 \end{gathered}$ | $\begin{gathered} 20 \\ 1 \end{gathered}$ | ${ }_{\mu \mathrm{A}}^{\mu}$ |
| $\underline{\text { IVIN }}$ | $\mathrm{V}_{\text {IV }}$ Quiescent Current | EN_LD02 = High | $\bullet$ |  | 50 | 85 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {FB2(MAX) }}$ | LD02 Maximum Feedback Voltage | L2DTV1 = L2DTV2 = 11111 | $\bullet$ | 0.735 | 0.75 | 0.765 | V |
| $\mathrm{V}_{\text {FB2 } 2 \text { LSB) }}$ | LD02 Feedback LSB Step Size |  |  |  | 12.5 |  | mV |
| $\mathrm{V}_{\text {FB2(MIN) }}$ | LD02 Minimum Feedback Voltage | $\begin{aligned} & \text { L2DTV1 }=\text { L2DTV2 }=00000 \\ & V_{1 N N}=\text { LDO2 }=V_{\text {IN }}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \\ & \text { LD02 }=1 \mathrm{~mA} \end{aligned}$ | $\bullet$ | 0.351 | 0.3625 | 0.374 | V |
|  | LDO2 Line Regulation | $\mathrm{L}_{\mathrm{LD} 22}=1 \mathrm{~mA}, \mathrm{~V}_{\text {IILD02 }}=2.7 \mathrm{~V}$ to 5.5 V |  |  | 0.01 |  | \%/V |
|  | LD02 Load Regulation | $\mathrm{L}_{\text {LD02 }}=1 \mathrm{~mA}$ to 250 mA |  |  | 0.01 |  | \% |
| lout2 | LD02 Available Output Current |  | $\bullet$ | 250 |  |  | mA |
| ISC2 | LD02 Short-CCircuit Current Limit |  |  | 300 | 450 | 600 | mA |
| $\mathrm{V}_{\text {DROP2 }}$ | Dropout Voltage (Note 4) | $\begin{aligned} & \mathrm{I}_{\mathrm{LOO2}}=200 \mathrm{~mA}, \mathrm{~V}_{\mathrm{LDO2}}=2.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{LDO2}}=200 \mathrm{~mA}, \mathrm{~V}_{\mathrm{LDO2}}=1.2 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 140 \\ & 350 \end{aligned}$ | $\begin{aligned} & 180 \\ & 500 \end{aligned}$ | mV mV |
| LLD02_FB | LDO2_FB Input Current | $\mathrm{V}_{\text {LDO2_FB }}=0.8 \mathrm{~V}$ |  | -50 |  | 50 | nA |

LDO Regulator 3 (LDO3)


ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2). $\mathrm{V}_{\mathbb{I N}}=\mathrm{PV}_{\mathbb{I N 1} 1}=\mathrm{PV}_{\mathbb{I N 2} 2}=\mathrm{PV}_{\mathbb{N} 3}=\mathrm{PV}_{\mathbb{I N 4}}=\mathrm{V}_{\mathbb{N} \_L D 02}=\mathrm{V}_{\mathbb{I N} \_L D 034}$ $=D V_{D D}=3.8 \mathrm{~V}$. All regulators disabled unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LDO Regulator 4 (LDO4) |  |  |  |  |  |  |  |
| VIN_LD034 | $\mathrm{V}_{\text {IN_LD034 }}$ Input Range (LTC3589) <br> VIN_LD034 Input Range (LTC3589-1/LTC3589-2) |  | $\bullet$ | $\begin{gathered} 2.35 \\ 1.7 \end{gathered}$ |  | $\begin{aligned} & V_{\text {IN }} \\ & V_{\text {IN }} \end{aligned}$ | V |
| IVIN_LD034 | VIN_LD034 Quiescent Current VIN_LD034 Shutdown Current | Regulator Enabled Regulator Disabled | $\bullet$ |  | $\begin{gathered} 14 \\ 0 \end{gathered}$ | $24$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $I_{\text {VIN }}$ | Enabled V IN Quiescent Current |  | $\bullet$ |  | 50 | 85 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \mathrm{V}_{\text {LDO4 }} \\ & \text { (LTC3589) } \end{aligned}$ | LDO 4 Output Voltage | $\begin{aligned} & \text { lLD04 = 1mA, L2DTV2[6:5] = } 00 \\ & \text { L2DTV2[6:5] }=01 \\ & \text { L2DTV2[6:5] = } 10 \\ & \text { L2DTV2[6:5] }=11 \\ & \hline \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 2.716 \\ & 2.425 \\ & 1.746 \\ & 3.201 \end{aligned}$ | $\begin{aligned} & 2.8 \\ & 2.5 \\ & 1.8 \\ & 3.3 \end{aligned}$ | $\begin{aligned} & 2.884 \\ & 2.575 \\ & 1.854 \\ & 3.399 \end{aligned}$ | V V V V |
| $\begin{aligned} & \text { VLD04 } \\ & \text { (LTC3589-1) } \\ & \text { (LTC3589-2) } \end{aligned}$ | LDO 4 Output Voltage | $\begin{aligned} & \text { lLD04 = 1mA, L2DTV2[6:5] = } 00 \\ & \text { L2DTV2[6:5] = 01 } \\ & \text { L2DTV2[6:5] = } 10 \\ & \text { L2DTV2[6:5] = 11 } \end{aligned}$ | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & 1.164 \\ & 1.746 \\ & 2.425 \\ & 3.104 \end{aligned}$ | $\begin{aligned} & \hline 1.2 \\ & 1.8 \\ & 2.5 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & 1.236 \\ & 1.854 \\ & 2.575 \\ & 3.296 \end{aligned}$ | V V V V |
|  | LD04 Line Regulation | $\begin{aligned} & \mathrm{I}_{\mathrm{LDO4}}=1 \mathrm{~mA}, \mathrm{~V}_{\text {INLDO4 }}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \\ & \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V} \end{aligned}$ |  |  | 0.01 |  | \%/V |
|  | LD04 Load Regulation | $\mathrm{I}_{\text {LD04 }}=1 \mathrm{~mA}$ to 250 mA |  |  | 0.05 |  | \% |
| LD04 | LD04 Available Output Current |  | $\bullet$ | 250 |  |  | mA |
| LLD04_SC | LD04 Short-Circuit Current Limit |  |  | 300 | 450 | 600 | mA |
| $V_{\text {DROP4 }}$ | LD04 Dropout Voltage (Note 4) | $\begin{aligned} & \mathrm{l} \text { LDO4 }=200 \mathrm{~mA}, V_{\text {LDO4 }}=3.3 \mathrm{~V} \\ & \mathrm{l}_{\text {LDO4 }}=200 \mathrm{~mA}, \mathrm{~V}_{\text {LDO4 }}=1.8 \mathrm{~V} \\ & \mathrm{l} \text { LDO4 }=200 \mathrm{~mA}, \mathrm{~V}_{\text {LDO4 }}=3.2 \mathrm{~V}(\mathrm{LTC3589-1/} \\ & \text { LTC3589-2) } \end{aligned}$ |  |  | $\begin{aligned} & 120 \\ & 190 \\ & 120 \end{aligned}$ | $\begin{aligned} & 160 \\ & 250 \\ & 160 \end{aligned}$ | mV mV mV |

## Enable Inputs

| $V_{\text {ENx_THR }}$ | Threshold Rising, All Enables Low |  | $\bullet$ | 0.8 | 1.2 | V |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{~V}_{\text {ENx_THR2 }}$ | Threshold Rising, Any Enable High |  | $\bullet$ | 0.5 | 0.530 | V |
| $\mathrm{~V}_{\text {ENx_THF2 }}$ | Threshold Falling, Any Enable High |  | $\bullet$ | 0.420 | 0.45 | V |
| $\mathrm{R}_{\text {ENX }}$ | Input Pull-Down Resistance |  |  | 4.5 |  | $\mathrm{M} \Omega$ |

## VSTB, PWR_ON Inputs

| VVStB_THR <br> VVSTB_THF | VSTB Pin Threshold Rising VSTB Pin Threshold Falling | $\bullet$ | 0.4 | $\begin{aligned} & 0.8 \\ & 0.7 \end{aligned}$ | 1.2 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {vSTB }}$ | Pull-Down Resistance |  |  | 4.5 |  | $\mathrm{M} \Omega$ |
| VPWR_ONTHR <br> VPWR_ONTHF | PWR_ON Pin Threshold Rising PWR_ON Pin Threshold Falling | $\bullet$ | 0.4 | $\begin{aligned} & 0.8 \\ & 0.7 \end{aligned}$ | 1.2 | V |
| RPWR_ON | Pull-Down Resistance |  |  | 4.5 |  | $\mathrm{M} \Omega$ |

## $1^{2} \mathrm{C}$ Port

| $\overline{\mathrm{DV}} \mathrm{DD}$ | DV DD Input Supply Voltage |  | $\bullet$ | 1.6 | 5.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDvod | DV ${ }_{\text {DD }}$ Quiescent Current | SCL/SDA $=0 \mathrm{kHz}$ |  |  |  | $\mu \mathrm{A}$ |
| VDVDD_UVLO | DV DD $^{\text {UVLO Level }}$ |  |  |  |  | V |
| ADDRESS | Device Address - Write <br> Device Address - Read |  |  |  |  |  |
| $\begin{aligned} & \hline \mathrm{V}_{\mathrm{HH}} \text { SDA, SCL } \\ & \mathrm{V}_{\text {LL }} \text { SDA, SCL } \end{aligned}$ | SDA and SCL Input Threshold Rising SDA and SCL Input Threshold Falling |  |  | 70 | 30 |  |
| $\mathrm{I}_{\text {HHSx }} \mathrm{I}_{\text {ILSCx }}$ | SDA and SCL Input Current | SDA $=$ SCL $=0 \mathrm{~V}$ to 5.5 V |  | -250 | 250 | nA |
| V ${ }_{\text {OL }}$ SDA | SDA Output Low Voltage | $\mathrm{I}_{\text {SDA }}=3 \mathrm{~mA}$ | $\bullet$ |  | 0.4 | V |
| ffCL | SCL Clock Operating Frequency |  |  |  | 400 | kHz |

## ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the specified operating

 $=D V_{D D}=3.8 \mathrm{~V}$. All regulators disabled unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :--- | :---: | :---: | :---: | UNITS

## Pushbutton Interface

| $\bar{V}_{\overline{\text { On_TH }}}$ | $\overline{\mathrm{ON}}$ Threshold Rising $\overline{\mathrm{ON}}$ Threshold Falling |  | $\bullet$ | 0.4 | $\begin{aligned} & 0.8 \\ & 0.7 \end{aligned}$ | 1.2 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{O} \times \mathrm{N}}$ | $\overline{\text { ON }}$ Input Current | $\begin{aligned} & \overline{O N}=V_{I N} \\ & \overline{O N}=O V \end{aligned}$ |  | -100 | 40 | 100 | nA $\mu \mathrm{A}$ |
| ton_PBSTAT1 | $\overline{\text { ON }}$ Low Time to PBSTAT Low |  |  |  | 50 |  | ms |
| tō_P_PBTAT2 | $\overline{\text { ON High Time to PBSTAT High }}$ |  |  |  | 0.2 |  | $\mu \mathrm{s}$ |
| ton_WAKE | $\overline{\mathrm{ON}}$ Low Time to WAKE High |  |  |  | 400 |  | ms |
|  | $\overline{\text { ON Low Time to Hard Reset }}$ |  |  |  | 5 |  | S |
| tPBSTAT_PW | PBSTAT Minimum Pulse Width |  |  |  | 50 |  | ms |
| tpBSTAT_BK | PBSTAT Blanking from WAKE Low |  |  |  | 1 |  | S |
| twake_Off | Minimum WAKE Low Time |  |  |  | 1 |  | S |
| $\mathrm{t}_{\text {WAKE_ON }}$ | WAKE High Time with PWR_ON = OV |  |  |  | 5 |  | S |
| tpWR_ON | PWR_ON to WAKE High (LTC3589) PWR_ON to WAKE High (LTC3589-1/LTC3589-2) |  |  |  | $\begin{gathered} 50 \\ 2 \end{gathered}$ |  | ms ms |
| tPWR_OFF | PWR_ON to WAKE Low (LTC3589) PWR_ON to WAKE Low (LTC3589-1/LTC3589-2) |  |  |  | $\begin{gathered} 50 \\ 2 \end{gathered}$ |  | ms ms |

Status Output Pins (PBSTAT, WAKE, PGOOD, $\overline{\mathrm{RSTO}}, \overline{\mathrm{IRQ}})$

| $V_{\text {PBSTAT }}$ | PBSTAT Output Low Voltage | $\mathrm{I}_{\text {PBSTAT }}=3 \mathrm{~mA}$ | 0.1 | 0.4 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IpbStat | PBSTAT Output High Leakage Current | $\mathrm{V}_{\text {PBSTAT }}=3.8 \mathrm{~V}$ | -0.1 | 0.1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {WAKE }}$ | WAKE Output Low Voltage | $I_{\text {WAKE }}=3 \mathrm{~mA}$ | 0.1 | 0.4 | V |
| IWAKE | WAKE Output High Leakage Current | $V_{\text {WAKE }}=3.8 \mathrm{~V}$ | -0.1 | 0.1 | $\mu \mathrm{A}$ |
| VPGOOD | PGOOD Output Low Voltage | $\mathrm{I}_{\text {PGOOD }}=3 \mathrm{~mA}$ | 0.1 | 0.4 | V |
| ${ }_{\text {IPGOOD }}$ | PGOOD Output High Leakage Current | $\mathrm{V}_{\text {PGOOD }}=3.8 \mathrm{~V}$ | -0.1 | 0.1 | $\mu \mathrm{A}$ |
| $V_{\text {PGOOD }}$ | PGOOD Threshold Rising PGOOD Threshold Falling |  | $\begin{aligned} & \hline-6 \\ & -8 \end{aligned}$ |  | \% |
| $\mathrm{V}_{\text {NRSTO }}$ | LD01 Power Good Threshold Rising LD01 Power Good Threshold Falling |  | $\begin{aligned} & \hline-6 \\ & -8 \end{aligned}$ |  | \% |
| VUVLO | Undervoltage Lockout Rising Undervoltage Lockout Falling |  | $\begin{aligned} & 2.65 \\ & 2.55 \end{aligned}$ | 2.7 | V |
| Vuvwarn | Undervoltage Warning Rising Undervoltage Warning Falling |  | $\begin{gathered} 3 \\ 2.9 \end{gathered}$ |  |  |

ELECTRICAL CHARACTERISTICS The edenotes the speciifications which apply voer the specified operating
 $=D V_{D D}=3.8 \mathrm{~V}$. All regulators disabled unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :--- | :--- | :---: | :---: | UNITS

Note 1: Stresses beyond those listed Under Absolute Maximum ratings may cause permanent damage to the device. Exposure to any Absolute Maximum rating condition for extended periods may affect device reliability and lifetime.
Note 2: The LTC3589 are tested under pulsed load conditions such that $T_{J} \approx T_{A}$. The LTC3589E are guaranteed to meet specifications from $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ junction temperature. Specifications over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC3589I are guaranteed over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range and the LTC3589H are guaranteed over the full $-40^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ operating junction temperature range. High junction temperatures degrade operating lifetimes; operating lifetime is derated for junction temperatures greater than $125^{\circ} \mathrm{C}$. The junction temperature ( $\mathrm{T}_{j}$ in ${ }^{\circ} \mathrm{C}$ ) is calculated from the ambient temperature ( $\mathrm{T}_{\mathrm{A}}$ in ${ }^{\circ} \mathrm{C}$ ) and power dissipation (PD, in Watts) according to the formula:
$T_{J}=T_{A}+\left(P D \cdot \theta_{J A}\right)$, where the package junction to ambient thermal impedance $\theta_{\mathrm{JA}}=33^{\circ} \mathrm{C} / \mathrm{W}$.

Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors.
Note 3: The LTC3589 include overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed $150^{\circ} \mathrm{C}$ when overtemperature protection is active. Continuous operation above the specified maximum operating temperature may impair device reliability.
Note 4: Dropout voltage is defined as ( $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {LDO }}$ ) for LDO1 or ( $V_{\text {IN_LDO }}-V_{\text {LDO }}$ ) for other LDOs when $V_{\text {LDO }}$ is $3 \%$ lower than $V_{\text {LDO }}$ measured with $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IN_LDO }}=4.3 \mathrm{~V}$.
Note 5: Dynamic supply current is higher due to the gate charge being delivered at the switching frequency.
Note 6: Soft-start measured in test mode with regulator error amplifier in unity gain mode.

TYPICAL PERFORMAOCE CHARACTERISTICS $V_{\mathbb{W}}=3.8 V, T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.



3589 G04


Input Supply Current vs Temperature


3589 G05

$3589 \mathrm{G08}$

Step-Down Switching Regulator
$\mathrm{IVIN}_{\text {Vs }} \mathrm{V}_{\text {IN }}$


Buck-Boost $I_{\text {VIN }}$ vs $V_{\text {IN }}$


3589 G06


TYPICAL PERFORMAOCE CHARACTERISTICS $V_{\mathbb{W}}=3.8 V, T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.


3589 G10


Step-Down Switching Regulator Current Limit vs Temperature


Step-Down Switching Regulator 1 Efficiency vs Iout


3589 G11
Step-Down Switching Regulator
$\mathbf{R}_{\mathrm{DS}(\mathrm{ON})}$ vs Temperature


3589 G14

Buck-Boost Current Limit vs Temperature


Step-Down Switching Regulator 2 Efficiency vs Iout


3589 G12

Buck-Boost $\mathbf{R}_{\text {DS(ON) }}$ vs Temperature


3589 G15

Step-Down Switching Regulator Soft-Start


TYPICAL PERFORMAOCE CHARACTERISTICS $\quad V_{W}=3.8 v, T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.


3589 G25


Buck-Boost Switching Regulator Soft-Start

Dynamic Voltage Slew

$V_{\text {RRCR }}=1.75 \mathrm{mV} / \mu \mathrm{s}$

Step-Down Switching Regulator 1 Load Step






3589 G24
LD01 Short-Circuit Current vs Temperature


Step-Down Switching Regulator 1

LOAD CAPACITANCE $=44 \mu \mathrm{~F}$

TYPICAL PERFORMANCE CHARACTERISTICS $\quad \mathrm{V}_{\mathbb{W}}=3.8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


## PIn fUnCTIOnS

VIN_LDO2 (Pin 1): Power Input for LDO2. This pin should be bypassed to ground with a $1 \mu \mathrm{~F}$ or greater ceramic capacitor.
LDO2 (Pin 2): Output Voltage of LD02. Nominal output voltage is set with a resistor feedback divider that servos to an $I^{2}$ C register controlled DAC reference. This pin must be bypassed to ground with a $1 \mu$ For greater ceramic capacitor.
LDO3 (Pin 3): Output Voltage of LD03. Nominal output voltage is fixed at 1.8 V or 2.8 V (LTC3589-1/LTC3589-2). This pin must be bypassed to ground with a $1 \mu \mathrm{~F}$ or greater ceramic capacitor.
LDO4 (Pin 4): Output Voltage of LD04. Output voltage is selected via the $I^{2} \mathrm{C}$ port. This pin must be bypassed to ground with a $1 \mu \mathrm{~F}$ or greater ceramic capacitor.
$\mathbf{V}_{\text {IN_LDO34 }}($ Pin 5): Power Input for LDO3 and LDO4. This pin should be bypassed to ground with a $1 \mu \mathrm{~F}$ or greater ceramic capacitor.
PV ${ }_{\text {IN1 }}$ (Pin 6): Power Input for Step-Down Switching Regulator 1. Tie this pin to $\mathrm{V}_{\text {IN }}$ supply. This pin should be bypassed to ground with a $4.7 \mu \mathrm{~F}$ or greater ceramic capacitor.
SW1 (Pin 7): Switch Pin for Step-Down Switching Regulator 1. Connect one side of step-down switching regulator 1 inductor to this pin.
$\overline{\text { RSTO }}$ (Pin 8): Reset Output. Open-drain output pulls low when the always-on regulator LD01 is below regulation and during a hard reset initiated by a pushbutton input.
EN_LDO2 (Pin 9): Enable LDO2 Logic Input. Active high input to enable LD02. A weak pull-down forces EN_LD02 low when left floating.
EN1 (Pin 10): Enable Step-Down Switching Regulator 1. Active high input to enable step-down switching regulator 1. A weak pull-down forces EN1 Iow when left floating.
EN2 (Pin 11): Enable Step-Down Switching Regulator 2. Active high input to enable step-down switching regulator 2. A weak pull-down forces EN2 low when left floating.

SW4AB (Pin 12): Switch Pin for Buck-Boost Switching Regulator 4. Connected to the buck-boost internal power switches A and B. Connect an inductor between this pin and SW4CD (Pin 19).
EN3 (Pin 13): Enable Step-Down Switching Regulator 3. Active high input to enable step-down switching regulator 3. A weak pull-down forces EN3 low when left floating.
EN4 (Pin 14): Enable Buck-Boost Switching Regulator 4. Active high input to enable buck-boost switching regulator 4. A weak pull-down forces EN4 low when left floating.
PV IN4 (Pin 15): Power Input for Switching Regulator 4. Tie this pin to $\mathrm{V}_{\text {IN }}$ supply. This pin should be bypassed to ground with a $4.7 \mu \mathrm{~F}$ or greater ceramic capacitor.
BB_OUT (Pin16): OutputVoltage of Buck-BoostSwitching Regulator 4. This pin must be bypassed to ground with a $22 \mu \mathrm{~F}$ or greater ceramic capacitor.
$\overline{\text { IRQ }}$ (Pin 17): Interrupt Request Output. Open-drain driver is pulled low for power good, undervoltage, and overtemperature warning and fault conditions. Clear $\overline{\mathrm{RQ}}$ by writing to the $I^{2} \mathrm{C}$ CLIRQ command register.
EN_LD034 (Pin 18): LTC3589Enable LD03and LD04 Logic Input. Active high to enable LD03 and LD04. Disable LD04 via $I^{2} \mathrm{C}$ software commands using ${ }^{2} \mathrm{C}$ command registers OVEN or L2DTV2. A weak pull-down forces EN_LD034 low when left floating.
EN_LD03 (Pin 18): LTC3589-1/LTC3589-2 Enable LD03 Logic Input. Active high to enable LD03. A weak pull-down forces EN_LD03 low when left floating.
SW4CD (Pin 19): Switch Pin for Buck-Boost Switching Regulator 4. Connected to the buck-boost internal power switches C and D. Connect an inductor between this node and SW4AB (Pin 12).
PWR_ON (Pin 20): External Power-On. Handshaking pin to acknowledge successful power-on sequence. PWR_ON must be driven high within five seconds of WAKE going high to keep power on. It can be used to activate the WAKE output by driving high. Drive low to shut down WAKE.

## PIn fUnCTIOnS

$\overline{\mathbf{O N}}$ (Pin 21): Pushbutton Input. A weak internal pull-up forces $\overline{\mathrm{O}} \mathrm{N}$ high when left floating. A normally open pushbutton is connected from $\overline{\mathrm{ON}}$ to ground to force a low state on this pin.

PBSTAT (Pin 22): Pushbutton Status. Open-drain output to be used for processor interrupts. PBSTAT mirrors the status of $\overline{\mathrm{ON}}$ pushbutton pin. PBSTAT is delayed 50 ms from $\overline{\mathrm{ON}}$ pin for debounce.

WAKE (Pin 23): System Wake Up. Open-drain driver output releases high when signaled by pushbutton activation or PWR_ON input. It may be used to initiate a pin-strapped power-up sequence by connecting to a regulator enable pin to initiate a pin-strapped power-on sequence.
PVIN2 (Pin 24): Power Input for Step-Down Switching Regulator 2. Tie this pin to $\mathrm{V}_{\text {IN }}$ supply. This pin should be bypassed to ground with a $4.7 \mu \mathrm{~F}$ or greater ceramic capacitor.

SW2 (Pin 25): Switch Pinfor Step-DownSwitching Regulator 2. Connect one side of step-down switching regulator 2 inductor to this pin.
SW3 (Pin26): Switch Pinfor Step-DownSwitching Regulator 3. Connect one side of step-down switching regulator 3 inductor to this pin.
PVIN3 (Pin 27): Power Input for Step-Down Switching Regulator 3. Tie this pin to the $\mathrm{V}_{\text {IN }}$ supply. This pin should be bypassed to ground with a $4.7 \mu \mathrm{~F}$ or greater ceramic capacitor.
VSTB (Pin 28): Voltage Standby. When VSTB is low, DAC reference registers are selected by bit values in command register VCCR. When VSTB is high, the DAC registers are forced xxDVT2 registers. Tie VSTB to ground if unused.
PGOOD (Pin 29): Power Good Output. Open-drain output pulls down when any regulator falls below power good threshold and during regulator dynamic voltage slew unless disabled in $I^{2}$ C register. Pulls down when all regulators are disabled.
SCL (Pin 30): Clock Input Pin for the $I^{2} \mathrm{C}$ Serial Port. The $1^{2} \mathrm{C}$ logic levels are scaled with respect to $D V_{D D}$.

SDA (Pin 31): Data Input Pin for the $I^{2} \mathrm{C}$ Serial Port. The ${ }^{2} \mathrm{C}$ logic levels are scaled with respect to $D V_{D D}$.
$D V_{D D}$ (Pin 32): Supply Voltage for $I^{2} C$ Serial Port. This pin sets the logic reference level of $S C L$ and $S D A I^{2} C$ pins. $D V_{D D}$ resets $I^{2} \mathrm{C}$ registers to power on state when driven to $<1 \mathrm{~V}$. SCL and SDA logic levels are scaled to $\mathrm{DV}_{\mathrm{DD}}$. Connect a $0.1 \mu \mathrm{~F}$ decoupling capacitor from this pin to ground.
BUCK2_FB (Pin 33): Feedback Input for Step-Down Switching Regulator 2. Set full-scale output voltage using resistor divider connected from the output of step-down switching regulator 2 to this pin to ground.
BUCK3_FB (Pin 34): Feedback Input for Step-Down Switching Regulator 3. Set full-scale output voltage using resistor divider connected from the output of step-down switching regulator 3 to this pin to ground.
LD01_FB (Pin 35): Feedback Input for LD01. Set output voltage using a resistor divider connected from LD01_STDBY to this pin to ground.
LD01_STDBY (Pin 36): Always-On LD01 Output. This pin provides an always-on supply voltage useful for light loads such as a watchdog microprocessor or a real-time clock. Connect a $1 \mu \mathrm{~F}$ capacitor from LD01_STBY to ground.
$V_{\text {IN }}$ (Pin 37): Supply Voltage Input. This pin should be bypassed to ground with a $1 \mu \mathrm{~F}$ or greater ceramic capacitor.

LDO2_FB (Pin 38): Feedback Inputfor LDO2. Set full-scale output voltage using a resistor divider connected from LDO2_OUT to this pin to ground.
BUCK1_FB (Pin 39): Feedback Input for Step-Down Switching Regulator 1. Set full-scale output voltage using resistor divider connected from the output of step-down switching regulator 1 to this pin to ground.
BB_FB (Pin 40): Feedback Input for Buck-Boost Switching Regulator 4. Set the output voltage using resistor divider connected from BB_OUT to this pin to ground.
GND (Exposed Pad Pin 41): Ground. The Exposed Pad must be connected to a continuous ground plane on the second layer of the printed circuit board by several interconnect vias directly under the LTC3589 for maximum heat transfer.

## BLOCK DIAGRAM



## LTC3589/LTC3589-1/ <br> LTC3589-2

## operation

## INTRODUCTION

The LTC3589 is a complete power management solution for portable microprocessors and peripheral devices. It generates a total of eight voltage rails for supplying power to the processor core, SDRAM, system memory, PC cards, always-on real-time clock and HDD functions. Supplying the voltage rails are an always-on low quiescent current 25 mA LDO, one 1.6A and two 1A (1.2A for LTC3589-1/ LTC3589-2) step-down regulators, a 1.2A buck-boost regulator, and three 250 mA low dropout regulators. Supporting the multiple regulators is a highly configurable power-on sequencing capability, dynamic voltage slewing DAC output voltage control, a pushbutton interface controller, regulator control via an $I^{2} \mathrm{C}$ interface, and extensive status and interrupt outputs.
The LTC3589 operates over an input supply range of 2.7 V to 5.5 V . The input supplies for the 250 mA LDO regulators may operate as low as 1.7 V to limit power loss at low output voltages.
The always-on LD01 provides a resistor programmable output voltage as low as 0.8 V and is capable of supplying 25 mA . With only the always-on LDO active the LTC3589 draws just $8 \mu \mathrm{~A}$ (typical). Always-on LD01 will continue to operate with $\mathrm{V}_{\text {IN }}$ levels as low as 2.0 V (typical) to maintain memory and RTC function as long as possible.

Each of the 250 mA LDO regulators has unique output voltage configurations. LDO3 has a fixed 1.8 V ( 2.8 V for LTC3589-1/LTC3589-2) output. LDO4 has four output levels selectable via the $\mathrm{I}^{2} \mathrm{C}$ interface. Its possible outputs are $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 2.8 \mathrm{~V}$, and $3.3 \mathrm{~V}(1.2 \mathrm{~V}, 1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3.2 \mathrm{~V}$ for LTC3589-1/ LTC3589-2). LD02 has a dynamically slewing DAC set point reference and an external feedback pin to set the output voltage range with a resistive divider. Each LDO draws $60 \mu \mathrm{~A}$ (typical) quiescent current.

The LTC3589 includes three internally compensated constant frequency current mode step-down switching regulators two capable of supplying 1A of output current and one capable of supplying 1.6A. The LTC3589-1/ LTC3589-2 step-down regulators can supply 1.2A, 1.2A, and 1.6A. Step-down regulator switching frequencies of 2.25MHzor 1.125MHzare independently selected for each step-down regulator using the $I^{2} \mathrm{C}$ command registers.

The power-on default frequency is 2.25 MHz . Each of the step-down regulators have dynamically slewing DAC input references and external feedback pins to set output voltage range. The step-down regulators three operating modes, pulse-skipping, burst, or forced continuous, are set using the $I^{2} \mathrm{C}$ interface. In pulse-skipping mode the regulator will support $100 \%$ duty cycle. For best efficiency at low output loads select Burst Mode operation. Forced continuous mode minimizes output voltage ripple at light loads.

The 4-switch buck-boost DC/DC voltage mode converter generates a user-programmable output voltage rail from 1.8 V to 5 V . Utilizing a proprietary switching algorithm, the buck-boost converter maintains high efficiency and low noise operation with input voltages that are above, below or equal to the required output rail. The buck-boost error amplifier uses a fixed 0.8 V reference and the output voltage is set by an external resistor divider. Burst Mode operation is enabled through the $I^{2} \mathrm{C}$ control registers. No external compensation components are required for the buck-boost converter.

The reference inputs for the three step-down regulators and LDO2 are 5-bit D to A converters with up-down ramping at selectable slew rates. The slew endpoint voltages and select bits are stored in $I^{2} \mathrm{C}$ registers for each DAC. A select bit in the $\mathrm{I}^{2} \mathrm{C}$ command registers chooses which register to use for each target voltage. Variable reference slew rates from $0.88 \mathrm{mV} / \mu \mathrm{s}$ to $7 \mathrm{mV} / \mu \mathrm{s}$ are selectable in the ${ }^{2} \mathrm{C}$ register. Each of the four DACs has independent voltage, voltage select, and slew rate control registers.
The LTC3589 is equipped with a pushbutton control circuit that will activate the WAKE output, indicate pushbutton status via the PBSTAT pin, and initiate a hard reset shutdown of the regulators. Grounding the $\overline{\mathrm{O}} \mathrm{N}$ pin with the pushbutton for 400 ms will force the WAKE pin to release HIGH. The WAKE pin output can be tied to the enable pin of the first regulator in a power-on sequence. Once in the power-on state, subsequent pushes of the button Ionger than 50 ms are mirrored by the PBSTAT output. Holding $\overline{\text { ON }}$ LOW for five seconds disables all the regulators, pulls down the WAKE pin, and pulls down $\overline{\text { RSTO }}$ for one second to indicate to the processor that a hard reset occurred. All regulator enables and pushbutton inputs are inhibited for one second following the hard reset.

## OPERATION

The LTC3589 has flexible options for enabling and sequencing the regulator enables. The regulators are enabled using input pins or the $I^{2} \mathrm{C}$ serial port. To define a power-on sequence tie the enable of the first regulator to be powered up to the WAKE pin. Connect the first regulators output to the enable pin of the second regulator, and so on. One or more regulators may be started in any sequence. Each enable pin has a $200 \mu \mathrm{~s}$ (typical) delay between the pin and the internal enable of the regulator. When the system controllers are satisfied that power rails are up, the controller must drive PWR_ON HIGH to keep WAKE active. To ensure correctstart-up sequencing, the regulators outputs are monitored by voltage comparators which require each output to discharge below 300 mV before re-enabling. A software control command register function is available which sets the regulators to effectively ignore their enable pins but respond to ${ }^{2} \mathrm{C}$ register enables. This function enables software-only control of any combination of pinstrapped regulators and is useful for implementing system power saving modes. Keep-alive mode exempts selected regulators from turning off during normal shutdown. In keep-alive mode, the LTC3589 powers down normally and is ready for the next start-up sequence, but selected regulators are kept on to power memory or other functions during system standby modes.
The LTC3589 will shut down all regulators and pull down the WAKE pin under high temperature, $\mathrm{V}_{\mathrm{IN}}$ undervoltage, and extended low regulator output voltage conditions. Status of a hard shutdown is reported by the $\overline{R Q}$ status pin and the IRQSTAT status register.
The $I^{2}$ C serial port on the LTC3589 contains 13 command registers for controlling each of the regulators, one readonly register for monitoring each regulators power good status, one read-only register for reading the cause of an $\overline{\mathrm{RQ}}$ event, and one clear IRQ command register. The LTC3589 ${ }^{2} \mathrm{C}$ supports random addressing of any register.

## LTC3589, LTC3589-1, AND LTC3589-2 FUNCTIONAL COMPARISON

Table 1. summarizes the functional differences between the LTC3589, LTC3589-1, and LTC3589-2.

Table 1. LTC3589, LTC3589-1, and LTC3589-2 Functional Differences

|  | LTC3589 | LTC3589-1 | LTC3589-2 |
| :---: | :---: | :---: | :---: |
| Power-On Inhibit <br> Enable Delay | 1 second | <2ms | <2ms |
| Buck2 Current Output | 1A | 1.2A | 1.2A |
| Buck3 Current Output | 1A | 1.2A | 1.2A |
| PGOOD Fault Timeout | Enabled by Default. $I^{2} \mathrm{C}$ Disable. | Disabled by Default. ${ }^{2} \mathrm{C}$ Enable. | Disabled by Default. ${ }^{2} \mathrm{C}$ Enable. |
| PWR_ON to WAKE Delay | 50ms | 2 ms | 2 ms |
| LD03 V ${ }_{\text {OUT }}$ | 1.8 V | 2.8 V | 2.8 V |
| LD04 V OUT <br> * Indicates Default <br> $V_{\text {OUT }}$ | $\begin{aligned} & \hline 1.8 \mathrm{~V}, 2.5 \mathrm{~V}, \\ & 2.8 \mathrm{~V}^{*}, 3.3 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.2 \mathrm{~V}^{*}, 1.8 \mathrm{~V}, \\ & 2.5 \mathrm{~V}, 3.2 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.2 \mathrm{~V}^{*}, 1.8 \mathrm{~V}, \\ & 2.5 \mathrm{~V}, 3.2 \mathrm{~V} \end{aligned}$ |
| Default LD04 Enable | LD034_EN Pin | ${ }^{2} \mathrm{C}$ | ${ }^{2} \mathrm{C}$ |
| Wait to Enable Until Output < 300 mV | Yes by Default. $\mathrm{I}^{2} \mathrm{C}$ Select. | Yes by Default. $\mathrm{I}^{2} \mathrm{C}$ Select. | No by Default. $I^{2} \mathrm{C}$ Select. |
| Insert 2k Discharge Resistor When Disabled | Yes if Start-Up is Wait to Enable Until Output < 300 mV | Yes if Start-Up is Wait to Enable Until Output < 300 mV | Always |

Details of the operation of the LTC3589 are found in the following sections.

## ALWAYS-ON LDO

The LTC3589 includes a low quiescent currentlow dropout regulator that remains powered whenever a valid supply is present on $\mathrm{V}_{\text {IN }}$. The always-on LDO will remain active until $\mathrm{V}_{\text {IN }}$ drops below 2.0 V (typical). This is below the 2.5 V

## LTC3589/LTC3589-1/

LTC3589-2

## OPERATION

undervoltage threshold in effect for the rest of the LTC3589 circuits. The always-on LDO is used to provide power to a standby microcontroller, real-time clock, or other keepalive circuits. The LDO is guaranteed to support a 25 mA load. A $1 \mu$ F low impedance ceramic bypass capacitor from LD01_STBY to GND is required for compensation. A power good monitor pulls $\overline{\text { RSTO }}$ LOW for a minimum of 14 ms (typical) whenever LD01_STBY is 8\% below its regulation target. An LD01_STBY undervoltage condition is reported in the PGOOD status register. The output voltage of LD01 is set with a resistor divider connected from LD01_STBY to the feedback pin LD01_FB, as shown in Figure 1.

$$
\mathrm{V}_{\mathrm{LDO}} \text { STBY }=0.8 \cdot\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right)(\mathrm{V})
$$

Typical values for R1 are in the range of 40 k to 1 M . LDO1_STBY is protected from short-circuits and overloading.


Figure 1. Always-On LDO Application Circuit

## 250mA LDO REGULATORS

Three LDO regulators on the LTC3589 will each deliver up to 250 mA output. The LDO regulators are enabled by pin input or $1^{2} \mathrm{C}$ command register. Pin EN_LDO2 enables LDO2 and the LTC3589 EN_LD034 pin enables LD03 and LDO4 together. An $I^{2} \mathrm{C}$ command register bit is available to decouple LDO4 from pin EN_LDO34 so that LD04 is under command register control only. The LTC3589-1/LTC3589-2 EN_LD03 pin enables LDO3 only.LDO4 is controlled using the $I^{2} \mathrm{C}$ command registers. All the regulators have current
limit protection circuits. Default operation for the LTC3589 is when an LDO regulator is disabled, a 2.5 k pull-down resistor is connected to its output.
To help reduce LDO power loss in the system, the regulators have dedicated supply inputs that may be lower than the main $\mathrm{V}_{\text {IN }}$ supply. Connect a low ESR $1 \mu \mathrm{~F}$ capacitor to each of the output pins LDO2, LDO3, and LDO4.

## LDO Regulator 2

One of the LTC3589 dynamic slewing DACs serves as the reference input of LDO2. The output range of LDO2 is set using an external resistor divider connected from LDO2 to the feedback pin LDO2_FB, as shown in Figure 2. Set the output voltage of LDO2 using the following formula:

$$
V_{\text {OUT }}=\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right) \cdot(0.3625+\mathrm{L} 2 \mathrm{DTVX} \cdot 0.0125)
$$

L2DTVx is the five bitword contained in the LDO2 dynamic target voltage 1 (L2DTV1) or the LD02 dynamic target voltage 2 (L2DTV2) command registers. The default value of L2DTVx[4-0] is 11001 to output a reference voltage of 0.675 V . LDO2 is enabled by writing bit 4 in the output voltage enable (OVEN) command register to 1 or driving the LDO2_EN pin high. Whenever the command is given to slew LDO2 DAC reference to a lower voltage an integrated 2.5 k pull-down resistor is connected to LDO2 output.


Figure 2. LDO2 Application Circuit

## OPERATION

Table 2. Shows the $\mathrm{I}^{2} \mathrm{C}$ command register settings used to control LDO2.

Table 2. LDO 2 Command Register Settings

| COMMAND | VALUE | SETTING |
| :--- | :---: | :--- |
| REGISTER[BIT] |  |  |
| OVEN[4] | $0^{*}$ | Disable <br> Enable |
| SCR2[4] | $0^{*}$ | Wait for Output Below 300mV Before Enable <br> LTC3589/LTC3589-1 |
| Enable Immediately |  |  |

* Denotes Default Power-On Value


## LDO Regulator 3

LD03 is a fixed 1.8 V or2.8V (LTC3589-1/LTC3589-2) output regulator. LDO3 is enabled by driving pin EN_LDO34 or EN_LD03 high or by writing command register OVEN[5] to 1.
Table 3 shows the ${ }^{2} \mathrm{C}$ command register settings used to control LDO3.

Table 3. LDO 3 Command Register Settings

| COMMAND <br> REGISTER[BIT] | VALUE | SETTING |
| :--- | :---: | :--- |
| OVEN[5] | $0^{*}$ | Disable <br> Enable |
| SCR2[5] | $0^{*}$ | Wait for Output Below 300mV Before Enable <br> LTC3589/LTC3589-1 |
| Enable Immediately |  |  |

## LDO Regulator 4

LDO4 has four output voltage options that are controlled by the contents of command register bits L2DTV2[6] and L2DTV2[5]. When pin EN_LD034 is low, LDO3 and LDO4 are controlled by writing to command register bits OVEN[5] and OVEN[6] respectively. By default, the LTC3589 pin EN_LD034 enables and disables LD03 and LDO4 simultaneously when command register bits OVEN[5] and OVEN[6] are low. When command register bit L2DTV2[7] is high, control of LDO4 is disconnected from pin EN_LD034 and controlled by command register bit OVEN[6] regardless of the status of EN_LD034. The LTC3589-1/LTC3589-2 pin EN_LD03 enables only LD03. Control of LDO4 on the LTC3589-1/LTC3589-2 is under $I^{2} \mathrm{C}$ control only. Table 4 shows the $I^{2} \mathrm{C}$ command register settings that control LD04.

Table 4. LTC3589 LD04 Command Register Settings

| COMMAND REGISTER[BIT] | VALUE | SETTING |
| :---: | :---: | :---: |
| OVEN[6] | $\begin{aligned} & 0^{*} \\ & 1 \end{aligned}$ | Disable Enable |
| SCR2[6] | $\begin{aligned} & \hline 0^{*} \\ & 1 \end{aligned}$ | Wait for Output Below 300mV Before Enable Enable Immediately |
| L2DTV2[6-5] | $\begin{aligned} & 00^{*} \\ & 01 \\ & 10 \\ & 11 \end{aligned}$ | $\begin{aligned} & V_{L D 04}=2.8 \mathrm{~V} \\ & V_{L D O 4}=2.5 \mathrm{~V} \\ & V_{L D 04}=1.8 \mathrm{~V} \\ & V_{\text {LDO4 }}=3.3 \mathrm{~V} \end{aligned}$ |
| L2DTV2[7] | $\begin{aligned} & \hline 0^{*} \\ & 1 \end{aligned}$ | LD04 Enable Controlled by EN_LD034 LDO4 Enable Controlled by OVEN[6] |

LTC3589-1/LTC3589-2 LD04 Command Register Settings

| OVEN[6] | $0^{*}$ | Disable |
| :--- | :---: | :--- |
|  | 1 | Enable |
| SCR2[6] | $0^{*}$ | Wait for Output Below 300mV Before Enable |
| LTC3589-1 | 1 | Enable Immediately |
| SCR2[6] | $0^{*}$ | Enable Immediately |
| LTC3589-2 | 1 | Wait for Output Below 300mV Before Enable |
| L2DTV2[6-5] | $00^{*}$ | V $2004=1.2 \mathrm{~V}$ |
|  | 01 | VLD04 $=1.8 \mathrm{~V}$ |
|  | 10 | VLD04 $=2.5 \mathrm{~V}$ |
|  | 11 | V LD04 $=3.2 \mathrm{~V}$ |
| L2DTV2[7] | $0^{*}$ | Unused |
|  | 1 |  |

[^1]
## OPERATION

## STEP-DOWN SWITCHING REGULATORS

## Output Voltage Programming

Each of the step-down converters uses a dynamically slewing DAC output for its reference. The full-scale output voltage is set by using a resistor divider connected from the step-down switching regulator output to the feedback pins (B1_FB, B2_FB, and B3_FB), as shown in Figure 3. Set the output voltage of step-down switching regulators using the following formula:

$$
V_{\text {OUT }}=\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right) \cdot(0.3625+\operatorname{BxDTVx} \cdot 0.0125)(\mathrm{V})
$$

BxDTVx is the decimal value of the five bit binary number in the $I^{2} \mathrm{C}$ BxDTV1 or BxDTV2 command registers. BxDTV1 and BxDTV2 default to 11001 to output a reference voltage of 0.675 V . Typical values for R1 are in the range of 40 k to 1 M . The capacitor $\mathrm{C}_{\text {FB }}$ cancels the pole created by the feedback resistors and the input capacitance on the FB pin and also helps to improve load step transient response. A value of 10 pF is recommended for most applications. Experimentation with capacitor sizes between 10pF and 33 pF may yield improved transient response.


Figure 3. Step-Down Switching Regulator Application Circuit

## Operating Modes

The step-down switching regulators include three possible operating modes to meet the noise and power needs of a variety of applications.

In pulse-skipping mode, at the start of every cycle, a latch is set that turns on the main P-channel MOSFET switch. During the cycle, a current comparator compares the peak inductor current to the output of an error amplifier. The output of the current comparator resets the latch. At this time the P-channel MOSFET switch turns off and the N-channel MOSFET synchronous rectifier turns on. The N-channel MOSFET synchronous rectifier will turn off when the end of the clock cycle is reached or if the inductor current drops through zero. Using this method of operation, the error amplifier adjusts the peak inductor current to deliver the required output power. All necessary loop compensation is internal to the step-down switching regulator requiring only a single ceramic output capacitor for stability. At light loads in pulse-skipping mode, the inductor current may reach zero on each pulse that will turn off the N-channel MOSFET synchronous rectifier. In this case the switch node (SW1, SW2, or SW3) goes HIGH impedance and the switch node will ring. This is discontinuous operation and is normal behavior for a switching regulator. At very light loads in pulse-skipping mode, the step-down switching regulators will automatically skip pulses as needed to maintain output regulation. At high duty cycle ( $\mathrm{V}_{\text {OUTX }}>\mathrm{V}_{\text {IN }} / 2$ ) it is possible for the inductor current to reverse at light loads causing the step-down switching regulator to operate continuously. When operating continuously, regulation and low noise output voltage are maintained, but input operating current will increase to a few milliamps.

In the forced continuous mode of operation, the inductor current is allowed to be less than zero over the full range of duty cycles. Operating in forced continuous mode is a lower noise option at light loads than pulse-skipping operation but with the drawback of higher $\mathrm{V}_{\mathrm{IN}}$ current

## OPERATION

due to the continuous operation of the MOSFET switch and rectifier. Since the inductor current is allowed to be negative in forced continuous operation the step-down switching regulator has the ability to sink output current. The LTC3589 automatically forces the step-down switching regulator into forced continuous mode when dynamically slewing the DAC voltage reference down.
When the LTC3589 step-down switching regulators are in Burst Mode operation, they automatically switch between fixed frequency pulse-skipping operation and hysteretic Burst Mode control as a function of the load current. At light loads the step-down switching regulators control the inductor current directly and use a hysteretic control loop to minimize both noise and switching losses. While in Burst Mode operation, the output capacitor is charged to a voltage slightly higher than the regulation point. The step-down switching regulator then goes into a low power sleep mode during which the output capacitor provides the load current. In sleep mode, most of the switching regulator's circuitry is powered off to conserve battery power. When the output voltage drops below the regulation point the regulator's circuitry is powered on and another burst cycle begins. As the load current increases, the time between burst cycles decreases. Above a load current about one-quarter rated output load, the step-down switching regulators will switch to low noise constant-frequency PWM operation.
Set the mode of operation for the step-down switching regulators by using the $I^{2} \mathrm{C}$ command register SCR1. Each of the three regulators has independent mode control.
Astep-down switching regulator may enter a dropout condition when its input voltage drops to near its programmed output voltage. For example, a discharging battery voltage of 3.4 V dropping to the regulators programmed output voltage of 3.3 V . When this happens the duty cycle of the P-channel MOSFET switch is increased until it turns on continuously with $100 \%$ duty cycle. In dropout, the regulators output voltage equals the regulators input voltage minus the voltage drops across the internal P-channel MOSFET and the inductor DC resistance.

Table 5, Table 6, and Table 7 show the $I^{2} \mathrm{C}$ command register settings used to control the step-down switching regulators.

## Table 5. Step-Down Switching Regulator 1 Command Register Settings

| COMMAND <br> REGISTER[BIT] | VALUE | SETTING |
| :--- | :---: | :--- |
| SCR1[1-0] | $00^{*}$ | Pulse-Skipping Mode |
|  | 10 | Burst Mode Operation <br> Forced Continuous Mode |
| OVEN[0] | $0^{*}$ | Disable |
|  | 1 | Enable |
| SCR2[0] | $0^{*}$ | Wait for Output Below 300mV Before Enable <br> LTC3589/LTC3589-1 |
| Enable Immediately |  |  |

* Denotes Default Power-On Value


## Soft-Start

Soft-start is accomplished by gradually increasing the input reference voltage on each step-down switching regulator from OV to the dynamic reference DAC output level at a rate of $0.8 \mathrm{~V} / \mathrm{ms}$. This allows each output to rise slowly, helping minimize inrush current required to charge up the regulator output capacitor. A soft-start cycle occurs whenever a regulator is enabled either initially or

## LTC3589/LTC3589-1/

LTC3589-2

## OPERATION

while powering up following a fault condition. A soft-start cycle is not triggered by a change of operating modes or a dynamic voltage slew. During soft-start the converter is forced to pulse-skipping mode regardless of the settings in the SCR1 command register.

Table 6. Step-Down Switching Regulator 2 Command Register Settings

| COMMAND | VALUE | SETTING |
| :--- | :---: | :--- |
| REGISTER[BIT] |  |  |
| SCR1[3-2] | $0^{*}$ | Pulse-Skipping Mode <br>  <br>  <br> Burst Mode Operation <br> Forced Continuous Mode |
| OVEN[1] | $0^{*}$ | Disable <br> Enable |
| SCR2[1] | $0^{*}$ | Wait for Output Below 300mV Before Enable <br> LTC3589/LTC3589-1 |
| Enable immediately |  |  |

* Denotes Default Power-On Value


## Switching EMI Control

The step-down switching regulators contain new patent pending circuitry to limit the edge rate of the switch nodes SW1, SW2, and SW3. This new circuitry controls the transition of the switch node over a period of a few nanoseconds, significantly reducing radiated EMI and conducted supply noise while maintaining high efficiency.

Since slowing the slew rate of the switch nodes causes efficiency loss, the slew rate of the step-down switching regulators is adjustable using the $I^{2} \mathrm{C}$ command register B1DTV1 bits 6 and 7. Optimize efficiency or EMI as necessary with four different slew rate settings. The power-on default is the fastest slew rate, highest efficiency setting.

Table 7. Step-Down Switching Regulator 3 Command Register Settings

| COMIMAND <br> REGISTER[BIT] | VALUE | SETTING |
| :--- | :---: | :--- |
| SCR1[5-4] | $00^{*}$ | Pulse-Skipping Mode <br> Burst Mode Operation <br> Forced Continuous Mode |
| OVEN[2] | $0^{*}$ | Disable <br> Enable |
| SCR2[2] | $0^{*}$ | Wait for Output Below 300mV Before Enable <br> Enable Immediately |
| SCR2[2] 2 [TC3589-1 | 1 | $0^{*}$ | | Enable Immediately |
| :--- |
| Wait for Output Below 300mV Before Enable |

* Denotes Default Power-On Value


## Operating Frequency

The switching frequency of each of the LTC3589 stepdown switching regulators may be independently set using ${ }^{2} \mathrm{C}$ command register bits B1DTV2[5], B2DTV2[5] and B3DTV2[5]. The power-on default frequency is 2.25 MHz . Writing bit BxDTV2[5] HIGH will reduce the switching fre-

## OPERATION

quency to 1.125MHz. Selection of the operating frequency is determined by desired efficiency, component size and converter duty cycle.

Operation at lower frequency improves efficiency by reducing internal gate charge and switching losses but requires larger inductance and capacitance values for comparable output ripple voltage. The lowest duty cycle of the stepdown switching regulator is determined by the converters minimum on-time. Minimum on-time is the shortest time duration that the converter is capable of turning its top PMOS on and off again. The time consists of the gate charge time plus internal delays associated with peak current sensing. The minimum on-time of the LTC3589 is approximately 90 ns . If the duty cycle falls below what can be accommodated by the minimum on-time, the converter will begin to skip cycles. The output voltage will continue to be regulated butthe ripple voltage and current will increase. With the switching frequency setto 2.25 MHz , the minimum supported duty cycle is $20 \%$. Switching at 1.125 MHz the converter can support a $10 \%$ duty cycle.

## Phase Selection

To reduce the cycle by cycle peak current drawn by the switching regulators, the clock phase of each of the LTC3589 step-down switching regulators can be set using ${ }^{2} \mathrm{C}$ command register bits B1DTV2[6], B2DTV2[6] and B3DTV2[6]. The internal full-rate clock has a nominal duty cycle of $20 \%$ while the half-rate clocks have a $50 \%$ duty cycle. Setting the command register bits high will delay the start of each converter switching cycle by $20 \%$ or $50 \%$ depending on the selected operating frequency.

## Inductor Selection

The choice of step-down switching regulator inductor influences the efficiency of the converter and the magnitude of the output voltage ripple. Larger inductance values reduce inductor current ripple and therefore lower output voltage
ripple. A larger value inductor improves efficiency by lowering the peak current to be closer to the average output current. Larger inductors, however, generally have higher series resistance that counters the efficiency advantage of reduced peak current.

Inductor ripple current is a function of switching frequency, inductance, $\mathrm{V}_{\mathrm{IN}}$, and $\mathrm{V}_{\text {OUT }}$, as shown in this equation:

$$
\Delta L_{L}=\frac{1}{f \cdot L} \cdot V_{\text {OUT }}\left(1-\frac{V_{\text {OUT }}}{V_{\text {IN }}}\right)
$$

In an example application the LTC3589 step-downswitching regulator 3 has a maximum load of $1 \mathrm{~A}, \mathrm{~V}_{\text {IN }}$ equals 3.8 V , and $\mathrm{V}_{\text {OUT }}$ is set for 1.2 V . A good starting design point for inductor ripple is $30 \%$ of output current or 300 mA . Using the equation for ripple current, a $1.2 \mu \mathrm{H}$ inductor should be selected.

An inductor with low DC resistance will improve converter efficiency. Select an inductor with a DC current rating at least 1.5 times larger than the maximum load current to ensure the inductor does not saturate during normal operations. If short-circuit is a possible condition, the inductor should be rated to handle the maximum peak current specified for the step-down converter. Table 8 shows inductors that work well with the step-down switching regulators.

## Input/Output Capacitor Selection

Low ESR (equivalent series resistance) ceramic capacitors should be used at both the output and input supply of the switching regulators. Only X5R or X7R ceramic capacitors should be used because they retain their capacitance over wider voltage and temperature ranges than other ceramic types. A $22 \mu \mathrm{~F}$ capacitor is sufficient for the step-down switching regulator outputs. For good transient response and stability the output capacitor should retain at least $10 \mu \mathrm{~F}$ of capacitance over operating temperature and bias voltage. Place at least $4.7 \mu \mathrm{~F}$ decoupling capacitance as close as possible to each PV In pin. Refer to Table 12 for recommended ceramic capacitor manufacturers.

## OPERATION

## BUCK-BOOST SWITCHING REGULATOR

## Output Voltage Programming

Set the output voltage of the LTC3589 buck-boost switching regulator using an external resistor divider connected from BB_OUT to the feedback pin BB_FB and to GND, as shown in Figure 4.

$$
\mathrm{V}_{\text {BB_OUT }}=0.8 \cdot\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right)(\mathrm{V})
$$

The value of R1 plays a role in setting the dynamics of the buck-boost voltage mode control loop. In general, a larger value for R1 will increase stability but reduce the speed of the transient response. A good starting point is to choose R1 equal to $1 \mathrm{M} \Omega$ and calculate the value of $R 2$ needed to set the target output voltage. If a large output capacitor is used, the bandwidth of the converter is reduced and R1 may be reduced to improve transient response. If a large inductor or small output capacitor is used then a larger R1 should be used to bring the loop toward more stable operation.

Table 8. Inductors for Step-Down Switching Regulator 1

| MANUFACTURERS | PART NUMBER | VALUE <br> $(\boldsymbol{\mu H})$ | DCR $(\boldsymbol{\Omega})$ | MAX DC <br> CURRENT $(\mathbf{A})$ | SIZE (mm) W $\times \mathbf{L} \times \mathbf{H}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Coilcraft | XPL4020-102ML | 1.0 | 0.029 | 4.00 | $4.2 \times 4.2 \times 2.0$ |
|  | XPL4020-152ML | 1.5 | 0.036 | 3.60 | $4.2 \times 4.2 \times 2.0$ |
|  | XPL4020-222ML | 2.2 | 0.060 | 2.60 | $4.2 \times 4.2 \times 2.0$ |
|  | LPS6225-222ML | 2.2 | 0.045 | 3.90 | $6.0 \times 6.0 \times 2.0$ |
|  | LPS6225-332ML | 3.3 | 0.055 | 3.50 | $6.0 \times 6.0 \times 2.0$ |
|  | LPS6225-472ML | 4.7 | 0.065 | 3.00 | $6.0 \times 6.0 \times 2.0$ |
| Cooper | SD14-1R2-R | 1.2 | 0.034 | 3.35 | $5.2 \times 5.2 \times 1.45$ |
|  | SD14-1R5-R | 1.5 | 0.039 | 2.91 | $5.2 \times 5.2 \times 1.45$ |
|  | SD14-2R0-R | 2.0 | 0.045 | 2.56 | $5.2 \times 5.2 \times 1.45$ |
|  | SD25-2R2-R | 2.2 | 0.031 | 2.80 | $5.2 \times 5.2 \times 2.5$ |
| Sumida | CDRH5D16NP-3R3N | 3.3 | 0.045 | 2.60 | $5.6 \times 5.6 \times 1.8$ |
| TDK | VLF5014ST-1R0N2R7 | 1.0 | 0.050 | 2.7 | $4.8 \times 4.6 \times 1.4$ |
|  | VLF5014st-2R2N2R3 | 2.2 | 0.073 | 2.3 | $4.8 \times 4.6 \times 1.4$ |
|  | VLCF5020T-2R2N2R6-1 | 2.2 | 0.071 | 2.6 | $5.0 \times 5.0 \times 2.0$ |
| TOKO | 1124BS-1R2N | 1.2 | 0.047 | 2.9 | $4.5 \times 4.7 \times 1.8$ |
|  | 1124BS-1R8N | 1.8 | 0.056 | 2.7 | $4.5 \times 4.7 \times 1.8$ |
| Tokin | H-DI-0520-2R2 | 2.2 | 0.048 | 2.6 | $5.3 \times 5.3 \times 2.0$ |
|  | H-DI-0630-2R4 | 2.4 | 0.028 | 2.5 | $6.3 \times 6.3 \times 3.0$ |
|  | H-DI-0630-3R8 | 3.8 | 0.040 | 2 | $6.3 \times 6.3 \times 3.0$ |
| Wurth | 744042001 | 1.0 | 0.028 | 2.60 | $4.8 \times 4.8 \times 1.8$ |
|  | 744052002 | 2.5 | 0.030 | 2.4 | $5.8 \times 5.8 \times 1.8$ |
|  | 744053003 | 3.0 | 0.024 | 2.8 | $5.8 \times 5.8 \times 2.8$ |
|  | 7440530047 | 4.7 | 0.030 | 2.4 | $5.8 \times 5.8 \times 2.8$ |
|  | 7440430022 | 2.2 | 0.023 | 2.5 | $4.8 \times 4.8 \times 2.8$ |

## OPERATION



Figure 4. Buck-Boost Switching Regulator Application Circuit

Table 9. Inductors for Step-Down Switching Regulators 2 and 3

| MANUFACTURERS | PART NUMBER | VALUE <br> $(\boldsymbol{\mu H})$ | DCR $(\boldsymbol{\Omega})$ | MAX DC <br> CURRENT $(\mathbf{A})$ | SIZE $(\mathbf{m m}) \mathbf{W} \times \mathbf{L} \times \mathbf{H}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Coilcraft | XPL4020-102ML | 1.0 | 0.029 | 4.00 | $4.2 \times 4.2 \times 2.0$ |
|  | XPL4020-152ML | 1.5 | 0.036 | 3.60 | $4.2 \times 4.2 \times 2.0$ |
|  | XPL4020-472ML | 4.7 | 0.130 | 1.90 | $4.2 \times 4.2 \times 2.0$ |
| Cooper | SD14-1R2-R | 1.2 | 0.034 | 3.35 | $5.2 \times 5.2 \times 1.45$ |
|  | SD14-3R2-R | 3.2 | 0.066 | 2.00 | $5.2 \times 5.2 \times 1.45$ |
|  | SD25-3R3-R | 3.3 | 0.038 | 2.21 | $4.8 \times 4.8 \times 2.5$ |
| Sumida | CDRH5D16NP-4R7N | 4.7 | 0.064 | 2.05 | $5.6 \times 5.6 \times 1.8$ |
|  | CDRH38D16RHPNP-3R3M | 3.3 | 0.059 | 1.46 | $4.2 \times 4.2 \times 1.8$ |
| TDK | VLF5014ST-2R2N2R3 | 2.2 | 0.073 | 2.3 | $4.8 \times 4.6 \times 1.4$ |
|  | VLCF5020T-2R7N2R2-1 | 2.7 | 0.083 | 2.2 | $5.0 \times 5.0 \times 2.0$ |
|  | VLCF5020T-3R3N2RO-1 | 3.3 | 0.096 | 2 | $5.0 \times 5.0 \times 2.0$ |
| TOKO | 1124BS-2R4N | 2.4 | 0.065 | 2.30 | $4.5 \times 4.7 \times 1.8$ |
|  | 1124BS-3R3N | 3.3 | 0.074 | 2.10 | $4.5 \times 4.7 \times 1.8$ |
| Tokin | H-DI-0520-3R3 | 3.3 | 0.062 | 2.00 | $5.3 \times 5.3 \times 2.0$ |
|  | H-DI-0520-4R7 | 4.7 | 0.090 | 1.80 | $5.3 \times 5.3 \times 2.0$ |
|  | H-DI-0630-3R8 | 3.8 | 0.040 | 2.00 | $6.3 \times 6.3 \times 3.0$ |
|  | H-DI-0630-4R7 | 4.7 | 0.043 | 1.90 | $6.3 \times 6.3 \times 3.0$ |
| Wurth | 744043004 | 4.7 | 0.052 | 1.55 | $5.0 \times 5.0 \times 3.0$ |
|  | 744052002 | 2.5 | 0.030 | 2.4 | $5.8 \times 5.8 \times 1.8$ |
|  | 7440530047 | 4.7 | 0.030 | 2.4 | $5.8 \times 5.8 \times 2.8$ |
|  | 744042003 | 3.3 | 0.055 | 1.95 | $4.8 \times 4.8 \times 1.8$ |
|  | 7440430022 | 2.2 | 0.023 | 2.5 | $4.8 \times 4.8 \times 2.8$ |

## operation

Operating Modes

Table 10 shows the $I^{2} \mathrm{C}$ command registers used to control the operating modes of the LTC3589 buck-boost converter. When command register SCR1 bit 6 is LOW, the LTC3589 buck-boost switching regulator operates in a fixed frequency pulse width modulation mode using voltage mode feedback control. A proprietary switching algorithmallows the converter to transition between buck, buck-boost, and boost modes without discontinuity in inductor current or loop characteristics. The switch topology is shown in the application circuit in Figure 4.

When the input voltage is significantly greater than the output voltage, the buck-boost converter operates in buck mode. Switch D turns on continuously and switch C remains off. Switches A and B are pulse width modulated to produce the required duty cycle to support the output regulation voltage. As the input voltage decreases, switch A remains on for a larger portion of the switching cycle. When the duty cycle reaches approximately $85 \%$, the switch pair AC begins turning on for a small fraction of the switching period. As the input voltage decreases further, the AC switch pair remains on for longer durations and the duration of the BD phase decreases proportionately. As the input voltage drops below the output voltage, the AC phase will eventually increase to the point that there is no longer any BD phase. At this point, switch A remains on continuously while switches CD operate as a boost converter to regulate the desired output voltage.
The buck-boost is set to Burst Mode operation by writing a 1 to command register SCR1 bit 6 . Using Burst Mode operation at light loads improves efficiency and reduces standby current at zero loads. In Burst Mode operation, the inductor is charged with bursts of fixed peak amplitude current pulses. The current pulses are repeated as often as necessary to maintain the target output voltage. The maximum outputcurrentthatcan be supplied in Burst Mode operation is dependent upon the input and output voltage. Typically I IOUT(MAX) in Burst Mode operation is equal to:

$$
\mathrm{I}_{\text {OUT(MAX) }}=\frac{0.28 \cdot \mathrm{~V}_{\text {IN }}}{\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\text {IN }}}(\mathrm{A})
$$

If the buck-boost load exceeds the maximum Burst Mode current capability then the output rail will lose regulation and the power good comparator will indicate a fault condition.

When the LTC3589 buck-boost is not enabled, a 2.5 k pulldown resistor is connected between BB_OUT and ground.

## Soft-Start

The buck-boost converter has an internal voltage mode softstart circuit that ramps the buck-boosts error amp reference from 0 V to 800 mV at a rate of $2 \mathrm{~V} / \mathrm{ms}$. During soft-start, the converter is regulating to the ramping reference and will respond to output load transients. During soft-start the buck-boostconverter is forced into continuous mode operation regardless of the state of the SCR1 command register.

## Current Limit Operation

The LTC3589 buck-boost regulator has current limitcircuits to limit forward current through the A switch and reverse current through the D switch. The primary forward current limit circuit injects a small fraction of the inductor current into the feedback node whenever the inductor current exceeds 2.7 A (typical). Forcing the current into the feedback node in the high gain feedback circuit has the effect of lowering the output voltage until the average current in switch $A$ is equal to the current limit. The average limit uses the error amplifier in its active linear state so once the fault condition is removed the recovery is smooth with little overshoot.
A hard short on the output of the buck-boost will cause the inductor current to exceed the 2.7A average current limit. A second current limit turns off switch A in the event peak inductor current reaches 3 A (typical). The instantaneous forward current limit provides extra protection in the event of a sudden hard short.

The reverse current comparator on the D switch monitors the current entering the BB_OUT pin. When this current exceeds 1A (typical) switch D will turn off for the remainder of the switching cycle. This feature protects the buck-boost converter from excessive reverse current if the buck-boost output is held above the regulation point by an external source.

## OPERATION

## Inductor Selection

Inductor selection criteria for the buck-boost are similar to those given for the step-down switching regulators. The buck-boost converter is designed to work with inductors in the range of $1 \mu \mathrm{H}$ to $3.3 \mu \mathrm{H}$. For most applications use a $1.5 \mu \mathrm{H}$ inductor. Choose an inductor with a DC current rating at least two times larger than the maximum load current to ensure that the inductor does not saturate during normal operation. If output short-circuit is a possible condition, the inductor should be rated to handle the maximum peak current specified for the buck-boost converter. Table 10 shows several inductors that work well with the LTC3589 buck-boost regulator.

Table 10. Buck-Boost Command Register Settings

| COMMAND REGISTER[BIT] | VALUE | SETTING |
| :---: | :---: | :---: |
| SCR1[6] | $\begin{aligned} & \hline 0^{*} \\ & 1 \end{aligned}$ | Continuous Mode Burst Mode Operation |
| OVEN[3] | $\begin{aligned} & 0^{*} \\ & 1 \end{aligned}$ | Disable Enable |
| $\begin{aligned} & \hline \text { SCR2[3] } \\ & \text { LTC3589/LTC3589-1 } \end{aligned}$ | $\begin{aligned} & \hline 0^{*} \\ & 1 \end{aligned}$ | Wait for Output Below 300mV Before Enable Enable Immediately |
| $\begin{aligned} & \hline \text { SCR2[3] } \\ & \text { LTC3589-2 } \end{aligned}$ | $\begin{aligned} & \hline 0^{*} \\ & 1 \end{aligned}$ | Enable Immediately Wait for Output Below 300mV Before Enable |

* Denotes Default Power-On Value

Table 11. Inductors for Buck-Boost Switching Regulator

| MANUFACTURERS | PART <br> NUMBER | VALUE <br> $(\mu \mathrm{H})$ | DCR $(\boldsymbol{\Omega})$ | MAX DC <br> CURRENT $(\mathbf{A})$ | SIZE $(\mathbf{m m}) \mathbf{W} \times \mathbf{L} \times \mathbf{H}$ |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Coilcraft | XPL4020-152ML | 1.5 | 0.036 | 3.60 | $4.2 \times 4.2 \times 2.0$ |
|  | XPL4020-222ML | 2.2 | 0.060 | 2.60 | $4.2 \times 4.2 \times 2.0$ |
|  | XPL4020-332ML | 3.3 | 0.085 | 2.40 | $4.2 \times 4.2 \times 2.0$ |
|  | LPS6225-332ML | 3.3 | 0.055 | 3.50 | $6.0 \times 6.0 \times 2.0$ |
|  | LPS6225-472ML | 4.7 | 0.065 | 3.00 | $6.0 \times 6.0 \times 2.0$ |
| Cooper | SD14-1R5-R | 1.5 | 0.039 | 2.91 | $5.2 \times 5.2 \times 1.45$ |
|  | SD14-2R0-R | 2.0 | 0.045 | 2.56 | $5.2 \times 5.2 \times 1.45$ |
|  | SD14-2R5-R | 2.5 | 0.060 | 2.29 | $5.2 \times 5.2 \times 1.45$ |
|  | SD14-3R2-R | 3.2 | 0.066 | 2.00 | $5.2 \times 5.2 \times 1.45$ |
|  | SD25-3R3-R | 3.3 | 0.038 | 2.21 | $4.8 \times 4.8 \times 2.5$ |
| Sumida | CDRH5D16NP-3R3N | 3.3 | 0.045 | 2.60 | $5.6 \times 5.6 \times 1.8$ |
|  | CDRH5D16NP-4R7N | 4.7 | 0.064 | 2.05 | $5.6 \times 5.6 \times 1.8$ |
| TDK | VLF5014ST-2R2N2R3 | 2.2 | 0.073 | 2.3 | $4.8 \times 4.6 \times 1.4$ |
|  | VLCF5020T-2R7N2R2-1 | 2.7 | 0.083 | 2.2 | $5.0 \times 5.0 \times 2.0$ |
|  | VLCF5020T-3R3N2R0-1 | 3.3 | 0.096 | 2 | $5.0 \times 5.0 \times 2.0$ |
| TOK0 | 1124BS-1R8N | 1.8 | 0.056 | 2.70 | $4.5 \times 4.7 \times 1.8$ |
|  | 1124BS-3R3N | 3.3 | 0.074 | 2.10 | $4.5 \times 4.7 \times 1.8$ |
| Tokin | H-DI-0520-3R3 | 3.3 | 0.062 | 2.00 | $5.3 \times 5.3 \times 2.0$ |
|  | H-DI-0630-3R8 | 3.8 | 0.040 | 2.00 | $6.3 \times 6.3 \times 3.0$ |
| Wurth | 744052002 | 2.5 | 0.030 | 2.4 | $5.8 \times 5.8 \times 1.8$ |
|  | 7440420027 | 2.7 | 0.047 | 2.2 | $4.8 \times 4.8 \times 1.8$ |
|  | 744053003 | 3.0 | 0.024 | 2.8 | $5.8 \times 5.8 \times 2.8$ |
|  | 7440530047 | 4.7 | 0.030 | 2.4 | $5.8 \times 5.8 \times 2.8$ |

## operation

Capacitor Selection

Low ESR ceramic capacitors should be used at both the output and input supply of the buck-boost switching regulator. Only X5R or X7R ceramic capacitors should be used because they retain their capacitance over wider voltage and temperature ranges than other ceramic types. A $22 \mu \mathrm{~F}$ capacitor is sufficient for the buck-boost switching regulator output. For good transient response and stability the output capacitor should retain at least $10 \mu \mathrm{~F}$ of capacitance over operating temperature and bias voltage. Place at least $4.7 \mu \mathrm{~F}$ decoupling capacitance as close as possible to $\mathrm{PV}_{\text {IN } 4}$ pin. Refer to Table 12 for recommended ceramic capacitor manufacturers.

Table 12. Ceramic Capacitor Manufacturers

| AVX | www.avxcorp.com |
| :--- | :--- |
| Murata | www.murata.com |
| Taiyo Yuden | www.t-yuden.com |
| Vishay Siliconix | www.vishay.com |
| TDK | www.tdk.com |

## SLEWING DAC REFERENCE OPERATION

## Controlling the DAC References

The three LTC3589 step-down switching regulators and linear regulator LDO2 have programmable DAC reference inputs. Each DAC is programmable from 0.3625 V to 0.75 V in 12.5 mV steps:

$$
V_{\text {OUT }}=\left(1+\frac{\mathrm{R} 1}{\mathrm{R} 2}\right) \cdot(0.3625+B \times D T V x \cdot 0.0125)(V)
$$

The DAC references may be commanded to independently slew between two voltages at one of four selectable slew rates. Table 13 summarizes the command registers used to control slewing DAC operation.

Table 13. Slewing DAC Command Register Control Summary

| COMMAND REGISTER[BIT] | FUNCTION |
| :---: | :---: |
| VCCR[0], VCCR[2], VCCR[4], VCCR[6] | Voltage Change Control Register G0 / Slew <br> Write a 1 to Initiate a Slew to the Voltage Selected in VCCR[1], VCCR[3], VCCR[5], VCCR[7] Respectively. <br> Bits are Reset to 0 at the End of the Slew Operation. |
| VCCR[1], VCCR[3], VCCR[5], VCCR[7] | Voltage Change Control Register Dynamic Target Select <br> Write a 0 to Select Voltage V1 Stored in Registers B1DTV1[4-0], B2DTV1[4-0], B3DTV1[4-0], L2DTV1[4-0]. <br> Write a 1 to Select Voltage V2 in Registers B1DTV2[4-0], B2DTV2[4-0], B3DTV2[4-0], L2DTV2[4-0]. |
| $\begin{aligned} & \text { B1DTV1[4-0], B2DTV1[4-0], } \\ & \text { B3DTV1[4-0], L2DTV1[4-0] } \end{aligned}$ | Dynamic Target Voltage 1 <br> Five Bits Corresponding to V1 Output from Each DAC. |
| B1DTV1[5], B2DTV1[5], B3DTV1[5], L2DTV1[5] | PGOOD Mask <br> Write a 1 to Continue Normal PGOOD Operation When Slewing. <br> Write a 0 to Force PGOOD to Pull Low During Slew. |
| $\begin{aligned} & \text { B1DTV2[4-0], B2DTV2[4-0], } \\ & \text { B3DTV2[4-0], L2DTV2[4-0] } \end{aligned}$ | Dynamic Target Voltage 2 <br> Five Bits Corresponding to V2 Output from Each DAC. |
| VRRCR[1-0], VRRCR[3-2], VRRCR[5-4], VRRCR[7-6] | Voltage Ramp Rate Control <br> Two Bits That Set the DAC Output Slew Rate for Step-Down Switching Regulator and LDO2. |

## Setting and Slewing the DAC Outputs

The 5-bit word in dynamic target voltage command registers B1DTV1, B2DTV1, B3DTV1, and L2DTV1 programs reference voltage V1. The 5-bit word in command registers B1DTV2, B2DTV2, B3DTV2, and L2DTV2 programs reference voltage V2. A resistor divider network on the output and feedback pins of the regulators set their output voltage.

## OPERATION

Writing a 0 or 1 to the odd bits of voltage change control register VCCR selects DAC output voltages V1 or V2, respectively. A slew of the DAC is initiated by writing a 1 to an even bit of register VCCR. The DAC output will slew to either voltage, V1 or V2, as selected by the odd bits of register VCCR. Slew begins when the $\mathrm{I}^{2} \mathrm{C}$ STOP condition is detected. At the end of the slewing operation the GO bits in command register VCCR are cleared.
The slew rate for each regulator is set in the ramp rate control register VRRCR. Each DAC has independent output voltage registers, voltage register select, and slew rate and start controls. The regulators do not have to be enabled to change the DAC outputs.
The VSTB pin is used to set the DAC controlled output rails to a low power standby condition. When VSTB is driven HIGH, all four of the DAC references will immediately slew to V2. To use VSTB to set the rails to standby voltage, select V1 for normal rail voltages and V2 for standby rail voltages. Drive VSTB high to immediately slew all the DAC outputs to V2. When VSTB is driven LOW, the DAC outputs will slew to V1.
The default power-up value of all the dynamic target voltage registers is 11001 corresponding to a DAC output voltage of 0.675 V . The DTV registers may be reprogrammed prior to initiating a power-up sequence or at any time for dynamic slewing.
When a step-down switching regulator output is slewing down its mode is automatically switched to forced continuous to enable the regulator to sink current. When LDO2 is slewing down, a 2.5 k pull-down is connected to its output.
Table 14 shows command register and feedback divider settings to enable slewing step-down switching regulator 1 between 1.2 V and 1 V in $70 \mu \mathrm{~s}$. The voltage ramp rate control register bits VRRCR[1:0] are set to 01 which selects a ramp rate of $1.75 \mathrm{mV} / \mu \mathrm{s}$ at the DAC output. The slew rate at the regulator output is a function of the feedback resistor divider gain. In this example, the slew is equal to $1.75 \cdot(1+301 / 499)=2.8 \mathrm{mV} / \mu \mathrm{s}$. Therefore, a slew of 200 mV will take $70 \mu \mathrm{~s}$. To initiate a change from 1.2 V to 1 V write 11 to voltage change control register bits VCCR[1:0]. VCCR[1] selects target register B1DTV2 to
set the regulator reference input to 0.625 V . VCCR[0] set to 1 initiates the dynamic slew to go to the new voltage. To slew back to 1.2 V write 01 to command register bits VCCR[1:0].

| COMMAND REGISTER | $\mathrm{V}_{\text {OUT }}=1.2 \mathrm{~V}$ | $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ |  |
| :---: | :---: | :---: | :---: |
| VRRCR[1:0] | 01 | 01 | Dynamic Slew Rate |
| VCCR[1] | 0 | 1 | Select DTV |
| B1DTV1[4:0] | 11111 | 11111 | Resistor Divider Shown in Figure 3$\mathrm{R} 1=301 \mathrm{k} \Omega$$\mathrm{R} 2=499 \mathrm{k} \Omega$ |
| B1DTV2[4:0] | 10101 | 10101 |  |

## PUSHBUTTON OPERATION

## State Event Diagram

Figure 5 shows the LTC3589 pushbutton state diagram. Upon the first power application to the LTC3589 $\mathrm{V}_{\text {IN }}$ pin an internal power-on reset circuit puts the pushbutton into the power-down (PDN) state and initiates a one second timer. The LTC3589 status pin $\overline{\text { RSTO }}$ is pulled low until one second times out and the always-alive LD01 is indicating power good status. After the one second interval the pushbutton circuit will transition to the power-off (POFF) standby state. The LTC3589-1/LTC3589-2 powers on directly to the POFF state bypassing the one second delay. Status pin $\overline{\text { RSTO }}$ will be released high when LD01 indicates power good status. The LTC3589 will not leave the POFF state and enter the



Figure 5. Pushbutton Controller State Diagram

## operation

power-up state (PUP) until $\overline{\mathrm{ON}}$ is held LOW for at least 400 ms (PB400ms) or until PWR_ON is activated by the PWR_ON pin. When the controller enters the PUP state the open-drain WAKE pin releases HIGH. The WAKE pin is typically used to enable the first regulator in a start-up sequence. The pushbutton state will stay in PUP for five seconds before transitioning to the power-on (PON) state. Before leaving PUP, the PWR_ON pin must be brought HIGH by the application to indicate that the system rails are correct. If PWR_ON is not active at the end of five seconds the pushbutton controller will continue directly through PON to the power-down (PDN) state and pull the WAKE pin down. Three events will cause the pushbutton to leave the PON state: 1) lowering the PWR_ON pin, 2) forcing a hard reset by holding the $\overline{\mathrm{ON}}$ pin LOW for five seconds, and 3) a fault condition is detected. Fault conditions are low $\mathrm{V}_{\text {IN }}$, device over temperature, or extended undervoltage of one of the regulator outputs. All regulator enables, the $\overline{\text { ON }}$ input, and PWR_ON signals are inhibited for one second while in the PDN state. After one second in PDN the pushbutton controller returns to POFF.

## PBSTAT Operation

PBSTAT goes LOW 50ms after the initial pushbutton application ( $\overline{O N}$ LOW) and will stay LOW for a minimum of 50 ms . PBSTAT will go HIGH coincident with $\overline{\mathrm{ON}}$ going HIGH unless $\overline{\mathrm{O}}$ goes HIGH before the 50 ms minimum on-time.

## Power-Up Using the Pushbutton

When in the POFF standby state, the LTC3589 is in complete shutdown except the always active LD01 and any regulators enabled with the keep-alive control bits. Pull the $\overline{\text { ON }}$ pin to ground with a pushbutton for 400 ms to begin a power-up sequence with the WAKE pin tied to an enable pin. Drive PWR_ON high within five seconds to signal the LTC3589 to remain in the power-on state.

## Power-Down Using the Pushbutton

The pushbutton power-down operation is performed by the system microprocessor by monitoring the PBSTAT pin. Once in the PON state, the system controller is responsible for deciding what action to take with a pushbutton event.

When the $\overline{\mathrm{ON}}$ pin is held LOW for a 50 ms debounce period, the PBSTAT pin is pulled LOW. The system controller should monitor the PBSTAT pin to determine the pushbutton has been pushed. If the controller decides that a power-down is desired, then it should drive the PWR_ON pin LOW.

## Power-Up and Down Using PWR_ON Pin

An alternate power-up method is to drive the PWR_ON pin to a HIGH state. After a delay of 50 ms from the PWR_ON signal, the WAKE pin will pull HIGH to drive regulator enable pins. When PWR_ON is HIGH for five seconds, the sequence controller will enter the PON state. To power down, drive the PWR_ON pin LOW. 50ms later WAKE will pull low, all enabled regulators are disabled and the OVEN command register is reset to 0x00.

## Hard Reset Using the Pushbutton

When the $\overline{\mathrm{ON}}$ pin is pulled LOW for five seconds, a hard reset is initiated. At the end of five seconds, WAKE is pulled LOW, the $I^{2} \mathrm{C}$ command registers are reset to $P O R$ states, enable pin states are ignored, and the one second power-down timer is started. During the power-down time, the enables continue to be ignored to allow the regulator outputs to discharge. The $\overline{\text { RSTO }}$ pin is pulled LOW for the power-down time to indicate a pushbutton hard reset occurred. If the PWR_ON pin is LOW at the end of the one second power-down time, the LTC3589 will remain in standby mode. If PWR_ON is HIGH at the end of one second and there are no fault conditions, the LTC3589 will power-up in the same way shown in Figure 8.

## Hard Reset Due to a Fault Condition

A hard reset due to $\mathrm{V}_{\text {IN }}$ undervoltage, extended undervoltage of an output rail, or an overtemperature condition initiates a hard shutdown of the LTC3589. When the fault occurs, wake is pulled LOW, the $I^{2} \mathrm{C}$ command registers are reset to POR states, enable pin inputs are ignored, and the one second power-down timer is started. During the power-down time, the enables continue to be ignored to allow the regulator outputs to discharge. If the PWR_ON pin is LOW at the end of the power-down time, the LTC3589 will remain in standby mode with just the

## OPERATION



Figure 6. Power-Up Using the Pushbutton


Figure 7. Power Down Using Pushbutton


Figure 8. Power-Up and Down Using PWR_ON Pin


Figure 9. Hard Reset Using the Pushbutton

always-active LDO operating. If PWR_ON is HIGH at the end of one second and the fault condition has cleared, the LTC3589 will power-up in the same way shown in Figure 8. Neither $\overline{\mathrm{IRQ}}$ nor the status registers are cleared by the fault induced shutdown.

## ENABLE AND POWER-ON SEQUENCING

## Enable Input Pin Operation

The regulator enable input pins facilitate pin-strapping an output rail to the enable pin of the next regulator in the desired sequence. The regulator enable inputs normally have a 0.8 V (typical) input threshold. If any enable is driven HIGH, the remaining enable input thresholds switch to a more accurate 500 mV (typical) threshold.

Figure 11 shows an application circuit for a typical pinstrapped start-up sequence. Holding ON LOW for 400ms brings up the WAKE pin that is tied to EN1 and EN3 to enable step-down switching regulators 1 and 3 . The output of regulator 1 is tied to EN2 and EN4 that enables step-down switching regulator 2 and the buck-boost switching regulator 4. The output of step-down switching regulator 2 is tied to EN_LDO2 and EN_LDO34 to enable LDO2, LD03 and LDO4. Within five seconds of WAKE going HIGH, the microprocessor or microcontroller must drive PWR_ON HIGH to tell LTC3589 that rails are good and to stay in the power-on state.


Figure 11. Pin-Strap Start-Up Sequence Application Circuit

Figure 10. Hard Reset Due to a Fault Condition

## OPERATION

Figure12 shows the start-up timing for the application shown in Figure 11. There is a $200 \mu \mathrm{~s}$ (typical) delay between the enable pin and the internal enable signal to each regulator.


Figure 12. Pin-Strap Sequencing Timing

To help ensure startup sequencing, the LTC3589 is designed to block the internal enable of a regulator until its output has discharged to less than 300 mV . The $\mathrm{I}^{2} \mathrm{C}$ system control register 2 (SCR2) controls whether the LTC3589 waits or enables immediately. The POR default setting for the LTC3589 and LTC3589-1 is to wait for the output to be less than 300 mV before enabling. The output discharge resistors on the LTC3589 and LTC3589-1 regulators are tied to the settings in SCR2.

For use in systems that might back drive the regulator outputs higher than 300 mV , the LTC3589-2 POR default setting is to always enable regardless of output voltage and to always engage the discharge resistors whenever the regulator is not enabled.

## Keep-Alive Operation

For systems which require an active supply rail when in system standby, any of the three LTC3589 step-down switching regulators or LDO2 may be kept alive regard-
less of the status of PWR_ON and WAKE. Writing a 1 to a regulator's keep-alive bit in its dynamic target voltage register will keep a regulator alive when the LTC3589 is in standby (POFF) mode. A regulator with its keep-alive bit set will stay enabled until the bit is reset writing the bit LOW, resetting the LTC3589 with a pushbutton hard reset, or a fault condition (UVLO, PGOOD, timeout or thermal shutdown) occurs. PGOOD and fault status are reported in the IRQSTAT and PGSTAT registers and on the IRQ and PGOOD pins for keep-alive regulators when PWR_ON and WAKE are LOW.

## Software Control Mode

Once a power-up sequence is completed each regulator may be enabled and disabled individually by the system as needed for power mode requirements. Setting the output voltage enable command register bit OVEN[7] HIGH disconnects each regulator from its enable pin so control is solely through the OVEN command register. To enter software control mode, set command bit OVEN[7] HIGH and the desired enable bits in OVEN[6:0] HIGH. Any of the regulators enabled in OVEN[6:0] will stay on regardless of the state of their enable pins when OVEN[7] is HIGH. Setting the regulator enable bits and the software control bit in OVEN[7] may occur on the same $I^{2} \mathrm{C}$ start-stop sequence. A normal shutdown using PWR_ON resets all eight bits of the OVEN register to $0 \times 00$ to ensure all regulators are shut off.

## FAULT DETECTION, SHUTDOWN, AND REPORTING

The LTC3589 monitors $\mathrm{V}_{\text {IN }}$, output rail voltages and internal die temperature. A warning condition is indicated when $\mathrm{V}_{\text {IN }}$ is less than 2.9 V and when internal die temperature approaches the thermal shutdown temperature. A fault condition occurs when $\mathrm{V}_{\text {IN }}$ is less than 2.6 V , any regulator output is $8 \%$ low for 14 ms , or the internal die temperature is HIGH. Warning and fault states are reported via the $\overline{\mathrm{RQ} Q}$, PGOOD, and $\overline{\text { RTSO }}$ pins. Specific fault states are read via the ${ }^{2} \mathrm{C}$ serial port status registers IRQSTAT and PGSTAT.

## OPERATION

## $\overline{\mathrm{RSTO}}$ Pin Function

The $\overline{\text { RSTO }}$ (reset output) pin is an open-drain output for use as a power-on reset signal. It is pulled LOW at initial power until LD01 is within 8\% of its target and the initial one second start-up timer is finished. $\overline{\text { RSTO }}$ remains HIGH during normal operation and will be pulled low if LD01 loses regulation for more than $25 \mu$ s or a pushbutton hard reset is initiated. $\overline{\text { RSTO }}$ is released high 14 ms after LD01 returns to regulation.
Figure 13 shows a initial power-up for the $\overline{R S T O}$ pin. If $\mathrm{V}_{\text {IN }}$ is not above its undervoltage thresholds at the end of the 1 second start-up time, the $\overline{\mathrm{RQ}}$ pin will be pulled LOW and an undervoltage bit will be set in the IRQSTAT status register.


Figure 13. Initial Power-Up and LDO1 Undervoltage $\overline{\text { RSTO }}$ Timing

## PGOOD Pin and PGSTAT Status Register Function

Each LTC3589 regulator has an internal power good output that is active whenever the regulators feedback pin is closer than 7\% (typical) from its input reference voltage. If any of the internal power good signals indicate a low
voltage for longer than $25 \mu \mathrm{~s}$ (typical), the PGOOD pin is pulled LOW and the appropriate bit in the PGSTAT status register (Table 15) is set.

Table 15. PGSTAT Read-Only Register Bit Definitions

| PGStAT[BIT] | VALUE | SETTING |
| :---: | :---: | :---: |
| 0 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | LD01_STBY Output Low LD01_STBY Output Good |
| 1 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Step-Down Switching Regulator 1 Output Low Step-Down Switching Regulator 1 Output Good |
| 2 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Step-Down Switching Regulator 2 Output Low Step-Down Switching Regulator 2 Output Good |
| 3 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Step-Down Switching Regulator 3 Output Low Step-Down Switching Regulator 3 Output Good |
| 4 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | Buck-Boost Regulator 4 Output Low Buck-Boost Regulator 4 Output Good |
| 5 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | LDO2 Output Low LDO2 Output Good |
| 6 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{array}{\|l} \text { LDO3 Output Low } \\ \text { LDO3 Output Good } \end{array}$ |
| 7 | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{array}{\|l\|} \hline \text { LDO4 Output Low } \\ \text { LD04 Output Good } \end{array}$ |

Figure 14 shows the PGOOD pin and PGSTAT status register timing. When no regulator is enabled, the PGOOD pin is pulled LOW and PGSTAT bits are LOW. PGOOD and the PGSTAT bits are HIGH 250us after the last enabled regulator is within $7 \%$ of its target.


Figure 14. PGOOD Pin and PGSTAT Status Register Timing

## LTC3589/LTC3589-1/

## LTC3589-2

## OPERATION

If any enabled regulator output falls more than 7\% low for longer than $25 \mu \mathrm{~s}$ PGOOD is pulled LOW and a corresponding status bit in the PGSTAT register is set to 0 . The PGOOD pin and PGSTAT status bit remain LOW for as long as the low voltage condition persists plus $250 \mu \mathrm{~s}$.
An extended low output rail causing the PGOOD pin to be LOW for longer than 14 ms defines a PGOOD timeout fault condition that triggers a hard reset if not masked in ${ }^{2}$ C register bit SCR2[7]. When SCR2[7] is HIGH, PGOOD remains in normal operation.
During a dynamic voltage slew, PGOOD is pulled LOW unless bit 5 in the dynamic target voltage register for each regulator is set HIGH. The status register PGSTAT is unaffected by a dynamic voltage slew.

## Undervoltage Detection

The LTC3589 undervoltage (UV) detection circuit will output a fault condition, locking out regulator operation, until $\mathrm{V}_{\text {IN }}$ reaches 2.7 V . Once $\mathrm{V}_{\text {IN }}$ is above 2.7 V the LTC3589 will operate normally until $\mathrm{V}_{\text {IN }}$ drops to 2.55 V (typical). When $\mathrm{V}_{\text {IN }}$ drops below 2.55 V , the fault condition initiates a hard shutdown reset. Figure 15 shows undervoltage warning and fault detection levels.


Figure 15. UV Detection Hard Reset and Warning Levels

An undervoltage warning sets register bit IRQSTAT[4] and pulls the $\overline{\mathrm{RQ}}$ pin LOW.

To minimize standby quiescent current the UVLO and thermal sensor circuits are disabled when all the regulators are off.

## Thermal Shutdown Fault and Warning

Similar to the $\mathrm{V}_{\text {IN }}$ undervoltage detection circuits the overtemperature detection circuits check for warning and fault levels. An overtemperature fault will initiate a fault induced shutdown. An overtemperature warning sets register bit IRQSTAT[6] and pulls the $\overline{\mathrm{IRQ}}$ pin LOW.

## IRQ Pin and IRQSTAT Status Register Function

The $\overline{\operatorname{RRQ}}$ pin and IRQSTAT status register report PGOOD timeout fault, $\mathrm{V}_{\text {IN }}$ undervoltage warning and fault, and high temperature warning and fault. Table 16 shows the meaning of the IRQSTAT read-only status register bits.

Table 16. IRQSTAT Read-Only Register Bit Definitions

| IRQSTAT[BIT] | VALUE | SETTING |
| :---: | :---: | :--- |
| 3 | 1 | PGOOD Timeout Fault (PGOOD Low $>$ <br> $14 \mathrm{~ms})$ |
| 4 | 1 | $\mathrm{~V}_{\text {IN }}$ Undervoltage Warning $\left(\mathrm{V}_{\text {IN }}<2.9 \mathrm{~V}\right)$ |
| 5 | 1 | $\mathrm{~V}_{\text {IN }}$ Undervoltage Fault $\left(\mathrm{V}_{\text {IN }}<2.6 \mathrm{~V}\right)$ |
| 6 | 1 | Thermal Limit Warning $\left(\mathrm{T}_{\mathrm{J}}>130^{\circ} \mathrm{C}\right)$ |
| 7 | 1 | Thermal Limit Fault $\left(\mathrm{T}_{\mathrm{J}}>150^{\circ} \mathrm{C}\right)$ |

Figure 16 shows the timing of the $\overline{\mathrm{IRQ}}$ and IRQSTAT status register following a warning ( $\mathrm{V}_{\text {IN }}<2.9 \mathrm{~V}$ or high temperature warning) event. When a warning occurs, $\overline{\mathrm{IRQ}}$ is latched LOW and bit IRQSTAT[4] or IRQSTAT[5] is set. $\overline{\mathrm{IRQ}}$ remains Iow and the IRQSTAT status bits remain active until the ${ }^{2} \mathrm{C}$ CLIRQ command is given and the warning condition has passed.


Figure 16. $\overline{\mathrm{IRQ}}$ and IRQSTAT Status Register Warning Timing

## OPERATION

Figure 17 shows the timing of the $\overline{\mathrm{RQ}}$ pin and IRQSTAT status register following a fault induced hard shutdown event. When a fault occurs, IRQ is latched LOW and bit IRQSTAT[3], IRQSTAT[5], or IRQSTAT[7] is set. IRQ remains LOW until the CLIRQ command is issued. When the CLIRQ command has been issued, the IRQSTAT status bit remains set for the one second enable inhibit time or as long as the fault condition persists, whichever is longer.


Figure 17. $\overline{\mathrm{RO}}$ and IRQSTAT Status Register Fault Timing

## Fault Induced Shutdown

Any of the three fault conditions will initiate a hard reset shutdown triggering the following events: 1) A bit corresponding to the fault is set in status register IRQSTAT, 2) $\overline{\text { IRQ }}$ and WAKE pins are pulled LOW, 3) enable pin inputs are ignored and the regulators are disabled, 4) all enable bits and software control mode bit in the output voltage enable OVEN command register are cleared, and 5) the pushbutton controller is sent to the PDN state for one second and then to POFF. Re-enabling of regulators is inhibited until both the fault condition and the one second time out have passed to allow regulator outputs sufficient time to discharge. When one second timeout and the fault condition are both passed, if PWR_ON is HIGH, WAKE will come up and the LTC3589 will respond to any enable pins that are also HIGH.


Figure 18. LTC3589 ${ }^{12} \mathrm{C}$ Timing


Figure 19. LTC3589 $I^{2}$ C Serial Port Multiple Write Pattern

## OPERATION

## $I^{2} \mathrm{C}$ OPERATION

## $I^{2}$ C Interface

The LTC3589 communicates with a bus master using the standard $I^{2} \mathrm{C} 2$-wire interface. The two bus lines, SDA and SCL, must be HIGH when the bus is not in use. External pull-up resistors or current sources, such as the LTC1694 SMBus accelerator, are required on these lines. The LTC3589 is both a slave receiver and slave transmitter. The $1^{2} C$ control signals, SDA and SCL are scaled internally to the $V_{D D}$ supply. $V_{D D}$ should be connected to the same power supply as the bus pull-up resistors.
The $I^{2} \mathrm{C}$ port has an undervoltage lockout on the $D V_{D D}$ pin. When $\mathrm{DV}_{D D}$ is below approximately 1 V , the $\mathrm{I}^{2} \mathrm{C}$ serial port is reset to power-on states and registers are set to default values.

## $1^{2} C$ Bus Speed

The $I^{2} \mathrm{C}$ port operates at speeds up to 400 kHz . It has built-in timing delays to ensure correct operation when addressed from an $\mathrm{I}^{2} \mathrm{C}$ compliant master device. It also contains inputfilters designed to suppress glitches should the bus become corrupted.

## $I^{2} \mathrm{C}$ START and STOP Conditions

A bus master signals the beginning of communications by transmitting a START condition. A START condition is generated by transitioning SDA from HIGH to LOW while SCL is HIGH. The master may transmit either the slave write or the slave read address. Once data is written to the LTC3589, the master may transmit a STOP condition that
commands the LTC3589 to act upon its new command set. A STOP condition is sent by the master by transitioning SDA from LOW to HIGH while SCL is HIGH. The bus it then free for communication with another $\mathrm{I}^{2} \mathrm{C}$ device.

## $I^{2}$ C Byte Format

Each byte sent to or received from the LTC3589 must be 8 bits long followed by an extra clock cycle for the acknowledge bit. The data should be sent to the LTC3589 most significant bit (MSB) first.

## $I^{2} \mathrm{C}$ Acknowledge

The acknowledge signal is used for handshaking between the master and the slave. When the LTC3589 is written to, it acknowledges its write address and subsequent register address and data bytes. When reading from the LTC3589, it acknowledges its read address and 8 -bit status byte.
An acknowledge pulse (active LOW) generated by the LTC3589 lets the master know that the latest byte of information was transferred. The master generates the clock cycle and releases the SDA line (HIGH) during the acknowledge clock cycle. The LTC3589 pulls down the SDA line during the write acknowledge clock pulse so that it is a stable LOW during the HIGH period of this clock pulse.

## $I^{2} \mathrm{C}$ Slave Address

The LTC3589 responds to factory programmed read and write addresses. The write address is $0 \times 68$. The read address is $0 \times 69$. The least significant bit of the address byte, known as the read/write bit, is 0 when writing data to the LTC3589 and 1 when reading from it.


Figure 20. LTC3589 $I^{2}$ C Serial Port Read Pattern

## OPERATION

## $1^{2} \mathrm{C}$ Sub-Addressed Writing

The LTC3589 has 14 command registers for control inputs. They are accessed by the $I^{2} \mathrm{C}$ port via a sub-addressed writing system.

Each write cycle of the LTC3589 consists of a series of three or more bytes beginning with the LTC3589 write address. The second byte is the sub address of the command register being written to. The sub address is a pointer to the register where the data in the third byte will be stored. The third byte is the data to be written to the just-received sub address. Continue alternating sub address and data bytes to write multiple registers in a single START sequence.

## $1^{2} \mathrm{C}$ Bus Write Operation

The master initiates communication with the LTC3589 with a START condition and the LTC3589 write address. If the address matches that of the LTC3589, the LTC3589 returns an acknowledge pulse. The master should then deliver the sub address. Again the LTC3589 acknowledges and the cycle is repeated for the data byte. The data byte is transferred to an internal holding latch upon the return of its acknowledge by the LTC3589. Continue writing sub address and data pairs into the holding latches. Addressing the LTC3589 is not required for each sub address and data pair. If desired a REPEATSTART condition may be initiated by the master where another device on the $\mathrm{I}^{2} \mathrm{C}$ bus is addressed. The LTC3589 remembers the valid data it has received. Once all the devices on the $I^{2} \mathrm{C}$ have been addressed and sent valid data and a global STOP has been sent, the LTC3589 will update its command latches with the data it has received.

## $I^{2} \mathrm{C}$ Sub-Addressed Reading

The LTC3589 $\left.\right|^{2} \mathrm{C}$ interface supports random address reading of the $I^{2} \mathrm{C}$ command and status registers. Before reading a register, the registers sub address must be written. Send a START condition followed by the LTC3589 write address followed by the sub address of the register to be read. The sub address is now stored as a pointer to the register. Send a REPEAT-START condition followed by the LTC3589 read address. Following the acknowledgment of its read address the LTC3589 returns one bit of
information for each of the next 8 clock cycles. A STOP condition is not required for the read operation. The read sub address is stored until a new sub address is written.
Verify the data written to the internal data hold latches prior to committing date to the command registers by reading back the data before sending a STOP condition.
Continuously poll a register by repeatedly sending a START condition followed by the LTC3589 read address, and then clocking the data out after the read address acknowledge.

## $I^{2} \mathrm{C}$ Command and Status Registers

Table 17 and Table 18 show the LTC3589 $1^{2} \mathrm{C}$ command and status registers. System control register (SCR1) sets the operating modes of the switching regulators. Each step-down switching regulator has pulse-skipping, Burst Mode operation, or forced continuous operation. The buck-boost switching regulator can be put in continuous or Burst Mode operation.

The output voltage enable (OVEN) command register controls the individual enables of each regulator. When OVEN[7] is set to a logic LOW value, bits OVEN[6-0] are ORed with their respective enable pins. When OVEN[7] is HIGH, the input pins EN1, EN2, EN3, EN4, EN_LD02, and EN_LD034, are ignored and the LTC3589 regulators respond only to the OVEN register. When the regulators are configured in a hard wired power-up sequence, setting OVEN[7] allows software control of individual regulators. When the PWR_ON pin is pulled LOW all bits in the OVEN register are reset to POR state of $0 \times 00$.
System control register2 (SCR2) controls the operation of the regulator start-up and regulator power good (PGOOD) hard shutdown operation. Command register bit SCR2[7] controls the LTC3589 behavior during an extended PGOOD fault condition longer than 14ms. Bit SCR2[7] does not alter PGOOD status reporting by the IRQ pin or IRQSTAT status register. The bits in SCR2[6-0] control whether a regulator will wait to turn on when its output is greater than 300 mV . Default POR LOW cause the LTC3589 and LTC3589-1 regulators to wait for the output to discharge to less than 300 mV . Default POR low of the LTC3589-2 allows the regulators to start at any output voltage.

## OPERATION

Table 17. LTC3589 Command Register Table

| REG | NAME | B[7] | B[6] | B[5] | B[4] | B[3] | B[2] | B[1] | B[0] | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x07 | SCR1 |  | Buck-Boost Mode: $\begin{aligned} & 0=\text { Continuous } \\ & 1=\text { Burst Mode } \end{aligned}$ | Step-Down SwitchingRegulator 3 Mode :$00=$ Pulse-Skipping$01=$ Burst$10=$ Forced Continuous |  | Step-Down Switching Regulator 2 Mode: <br> $00=$ Pulse-Skipping <br> 01 = Burst <br> $10=$ Forced Continuous |  | Step-Down Switching Regulator 1 Mode: <br> 00 = Pulse-Skipping <br> 01 = Burst <br> $10=$ Forced Continuous |  | 00000000 |
| 0x10 | OVEN | Software Control Mode: 0 = Enable with Pin or OVEN Register 1 = Enable/ Disable with OVEN Register Only | EN_LD04 | EN_LD03 | EN_LD02 | EN4 | EN3 | EN2 | EN1 | 00000000 |
| $\begin{aligned} & 0 \times 12 \\ & \text { LTC3589 } \end{aligned}$ | SCR2 | Mask PGOOD Hard Shutdown: $0=$ Allow PGOOD Timeout Hard Shutdown. $1=$ Inhibit PGOOD Hard Shutdown. | LD04 Start-Up: $0=$ Wait for Output $<300 \mathrm{mV}$ Before Enable $1=$ Don't Wait and Disable Discharge Resistor. | LD03 <br> Start-Up: <br> $0=$ Wait <br> for Output <br> <300mV <br> Before Enable <br> 1 = Don't Wait and Disable <br> Discharge <br> Resistor. | LD02 <br> Start-Up: <br> 0 = Wait for <br> Output < <br> 300 mV Before <br> Enable <br> 1 = Don't Wait and Disable Discharge Resistor. | Buck-Boost Start-Up: <br> 0 = Wait <br> for Output <br> <300mV <br> Before Enable <br> 1 = Don't Wait and Disable <br> Discharge Resistor. | Step-Down Switching Regulator 3 Start-Up: $0=$ Wait for Output <300mV Before Enable 1 = Don't Wait and Disable Discharge Resistor. | Step-Down <br> Switching <br> Regulator 2 <br> Start-Up: <br> $0=$ Wait <br> for Output <br> <300mV Before <br> Enable <br> 1 = Don't Wait and Disable <br> Discharge <br> Resistor. | Step-Down Switching Regulator 1 Start-Up: <br> $0=$ Wait for Output <300mV Before Enable 1 = Don't Wait and Disable Discharge Resistor. | 00000000 |
| $\begin{aligned} & \hline 0 \times 12 \\ & \text { LTC3589-1 } \end{aligned}$ | SCR2 | Mask PGOOD Hard Shutdown: $0=$ Inhibit PGOOD Timeout Hard Shutdown. $1=$ Allow PGODD Hard Shutdown. | LDO4 Start-Up: <br> $0=$ Wait for <br> Output < 300 mV <br> Before Enable <br> 1 = Don't Wait <br> and Disable <br> Discharge <br> Resistor. | LD03 Start-Up: <br> $0=$ Wait <br> for Output <br> $<300 \mathrm{mV}$ <br> Before Enable <br> 1 = Don't Wait and Disable <br> Discharge <br> Resistor. | LDO2 Start-Up: <br> $0=$ Wait for Output < 300 mV Before Enable <br> 1 = Don't Wait and Disable Discharge Resistor. | Buck-Boost Start-Up: <br> $0=$ Wait <br> for Output <br> < 300 mV <br> Before Enable <br> 1 = Don't Wait and Disable Discharge Resistor. | Step-Down Switching Regulator 3 Start-Up: $0=$ Wait for Output <300mV Before Enable 1 = Don't Wait and Disable Discharge Resistor. | Step-Down <br> Switching <br> Regulator 2 Start-Up: <br> $0=$ Wait <br> for Output <br> <300mV Before <br> Enable <br> 1 = Don't Wait and Disable Discharge Resistor. | Step-Down Switching Regulator 1 Start-Up: <br> $0=$ Wait for Output < 300 mV Before Enable 1 = Don't Wait and Disable Discharge Resistor. | 00000000 |

## OPERATION

Table 17. LTC3589 Command Register Table

| REG | NAME | B[7] | B[6] | B[5] | B[4] | B[3] | B[2] | B[1] | B[0] | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 0 \times 12 \\ & \text { LTC3589-2 } \end{aligned}$ | SCR2 | Mask PGOOD Hard Shutdown: $\begin{aligned} & 0=\text { Allow } \\ & \text { PGOOD } \end{aligned}$ <br> Timeout Hard Shutdown. $1 \text { = Allow }$ PGOOD Hard | LD04 Start-Up: <br> $0=$ Don't Wait for Output < 300 mV Before Enable <br> 1 = Wait for Output < 300 mV Before Enable | LD04 Start-Up: <br> $0=$ Don't Wait for Output < 300mV Before Enable <br> 1 = Wait for Output < 300 mV Before Enable | LD04 <br> Start-Up: <br> $0=$ Don't Wait for Output < 300mV Before Enable <br> 1 = Wait for Output < 300mV Before Enable | LD04 Start-Up: <br> 0 = Don't Wait for Output < 300 mV Before Enable <br> 1 = Wait for Output < 300 mV Before Enable | LD04 Start-Up: <br> 0 = Don't Wait for Output < 300mV Before Enable <br> 1 = Wait for Output < 300 mV Before Enable | LD04 Start-Up: <br> $0=$ Don't Wait for Output < 300 mV Before Enable <br> 1 = Wait for Output < 300 mV Before Enable | LDO4 <br> Start-Up: <br> $0=$ Don't Wait <br> for Output <br> < 300 mV <br> Before Enable <br> 1 = Wait <br> for Output <br> <300mV <br> Before Enable | 00000000 |
| $0 \times 20$ | VCCR | LD02 <br> Reference <br> Select: <br> $0=$ <br> L2DTV1[4-0] <br> $1=$ <br> L2DTV2[4-0] | Start LD02 Slew: $\begin{aligned} & 0=\text { Went } \\ & 1=\text { GO } \end{aligned}$ | Step-Down Switching Regulator 3 Reference Select: $0=$ B3DTV1[4-0] <br> $1=$ <br> B3DTV2[4-0]2 | Start <br> Step-Down <br> Switching Regulator 3 Slew: $\begin{aligned} & 0=\text { Went } \\ & 1=\text { GO } \end{aligned}$ | Step-Down <br> Switching <br> Regulator 2 <br> Reference <br> Select: $0=$ <br> B2DTV1[4-0] <br> $1=$ <br> B2DTV2[4-0] | Start <br> Step-Down <br> Switching <br> Regulator 2 <br> Slew: $\begin{aligned} & 0=\text { Went } \\ & 1=\text { GO } \end{aligned}$ | Step-Down Switching Regulator 1 Reference Select: $0=$ <br> B1DTV1[4-0] <br> $1=$ <br> B1DTV2[4-0]2 | Start <br> Step-Down <br> Switching <br> Regulator 1 <br> Slew: $\begin{aligned} & 0=\text { Went } \\ & 1=\text { GO } \end{aligned}$ | 00000000 |
| $0 \times 21$ | CLIRQ |  |  |  |  |  |  |  |  |  |
| 0x23 | B1DTV1 | Step-Down Switching Regulator Switch DV/DT Control:$\begin{aligned} & 00=1 \mathrm{~ns} \\ & 01=2 \mathrm{~ns} \\ & 10=4 \mathrm{~ns} \\ & 11=8 \mathrm{~ns} \end{aligned}$ |  | PGOOD Mask: O = PGOOD Low When Slewing $1=$ PGOOD Not Forced Low When Slewing. | $\begin{aligned} & \text { Step-Down Switching Regulator } 1 \text { Feedback Reference Input (V1) } \\ & \\ & 00000=362.5 \mathrm{mV} \\ & 11001=675 \mathrm{mV} \\ & 11111=750 \mathrm{mV} \\ & 12.5 \mathrm{mV} \text { Step Size } \end{aligned}$ |  |  |  |  | 00011001 |
| 0x24 | B1DTV2 | Keep-Alive Mode: $0=\text { Normal }$ <br> Shutdown $1 \text { = Keep-Alive }$ | Phase Select: 0 = Clock Phase 1 1 = Clock Phase 2 | Step-Down Switching Regulator 1 Clock Rate $\begin{aligned} & 0=2.25 \mathrm{MHz} \\ & 1=1.12 \mathrm{MHz} \end{aligned}$ | Step-Down Switching Regulator 1 Feedback Reference Input (V2) $00000=362.5 \mathrm{mV}$ <br> $11001=675 \mathrm{mV}$ <br> $11111=750 \mathrm{mV}$ <br> 12.5mV Step Size |  |  |  |  | 00011001 |
| 0x25 | VRRCR | LDO2 Dynamic Reference Slew Rate:$\begin{aligned} & 00=0.88 \mathrm{mV} / \mu \mathrm{s} \\ & 01=1.75 \mathrm{mV} / \mu \mathrm{s} \\ & 10=3.5 \mathrm{mV} / \mu \mathrm{s} \\ & 11=7 \mathrm{mV} / \mu \mathrm{s} \end{aligned}$ |  | Step-Down Switching Regulator 3 Dynamic Reference Slew Rate:$\begin{aligned} & 00=0.88 \mathrm{mV} / \mu \mathrm{s} \\ & 01=1.75 \mathrm{mV} / \mu \mathrm{s} \\ & 10=3.5 \mathrm{mV} / \mu \mathrm{s} \\ & 11=7 \mathrm{mV} / \mu \mathrm{s} \end{aligned}$ |  | Step-Down Switching Regulator 2 Dynamic Reference Slew Rate:$\begin{aligned} & 00=0.88 \mathrm{mV} / \mu \mathrm{s} \\ & 01=1.75 \mathrm{mV} / \mu \mathrm{s} \\ & 10=3.5 \mathrm{mV} / \mu \mathrm{s} \\ & 11=7 \mathrm{mV} / \mu \mathrm{s} \end{aligned}$ |  | Step-Down Switching Regulator 1 Dynamic Reference Slew Rate:$\begin{aligned} & 00=0.88 \mathrm{mV} / \mu \mathrm{s} \\ & 01=1.75 \mathrm{mV} / \mu \mathrm{s} \\ & 10=3.5 \mathrm{mV} / \mu \mathrm{s} \\ & 11=7 \mathrm{mV} / \mu \mathrm{s} \end{aligned}$ |  | 11111111 |

## OPERATION

Table 17. LTC3589 Command Register Table

| REG | NAME | B[7] | B[6] | B[5] | B[4] | B[3] | B[2] | B[1] | B[0] | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x26 | B2DTV1 | Unused |  | PGOOD Mask: $0=\text { PGOOD }$ <br> Low When Slewing $1 \text { = PGOOD }$ <br> Not Forced Low When Slewing. | $\begin{aligned} & \text { Step- } \\ & \\ & 0000 \\ & 1100 \\ & 11111 \\ & 12.5 n \end{aligned}$ | witching 5 mV V V Size | ator 2 | k Refe | put (V1) | 00011001 |
| 0x27 | B2DTV2 | Keep-Alive Mode: <br> $0=$ Normal Shutdown 1 = Keep-Alive | Phase Select: 0 = Clock Phase 1 1 = Clock Phase 2 | Step-Down Switching Regulator 2 Clock Rate $\begin{aligned} & 0=2.25 \mathrm{MHz} \\ & 1=1.125 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 00000=362.5 \mathrm{mV} \\ & 11001=675 \mathrm{mV} \\ & 11111=750 \mathrm{mV} \\ & 12.5 \mathrm{mV} \text { Step Size } \end{aligned}$ |  |  |  |  | 00011001 |
| 0x29 | B3DTV1 | Unused |  | PGOOD Mask: $0=\text { PGOOD }$ <br> Low When Slewing <br> 1 = PGOOD Not Forced Low When Slewing. | $\begin{aligned} & 00000=362.5 \mathrm{mV} \\ & 11001=675 \mathrm{mV} \\ & 11111=750 \mathrm{mV} \\ & 12.5 \mathrm{mV} \text { Step Size } \end{aligned}$ |  |  |  |  | 00011001 |
| 0x2A | B3DTV2 | Keep-Alive Mode: <br> $0=$ Normal Shutdown 1 = Keep-Alive | Phase Select: 0 = Clock Phase 1 1 = Clock Phase 2 | Step-Down Switching Regulator 3 Clock Rate $\begin{aligned} & 0=2.25 \mathrm{MHz} \\ & 1=1.125 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 00000=362.5 \mathrm{mV} \\ & 11001=675 \mathrm{mV} \\ & 11111=750 \mathrm{mV} \\ & 12.5 \mathrm{mV} \text { Step Size } \end{aligned}$ |  |  |  |  | 00011001 |
| $0 \times 32$ | L2DTV1 | Keep-Alive Mode: <br> $0=$ Normal Shutdown 1 = Keep-Alive | Unused | PGOOD Mask: $0=\text { PGOOD }$ <br> Low When <br> Slewing $1 \text { = PGOOD }$ <br> Not Changed When Slewing. | $\begin{aligned} & 00000=362.5 \mathrm{mV} \\ & 11001=675 \mathrm{mV} \\ & 11111=750 \mathrm{mV} \\ & 12.5 \mathrm{mV} \text { Step Size } \end{aligned}$ |  |  |  |  | 00011001 |

## OPERATION

Table 17. LTC3589 Command Register Table

| REG | NAME | B[7] | B[6] | B[5] | B[4] | B[3] | B[2] | B[1] | B[0] | DEFAULT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0 \times 33$ <br> LTC3589 | L2DTV2 | LD04 Control MODE: $0 \text { = LDO4 }$ <br> Enable with <br> EN_LD034 $1 \text { = LD04 }$ <br> Enable with OVEN[6] | LD04 Output Voltage:$\begin{aligned} & 00=2.8 \mathrm{~V} \\ & 01=2.5 \mathrm{~V} \\ & 10=1.8 \mathrm{~V} \\ & 11=3.3 \mathrm{~V} \end{aligned}$ |  | LDO 2 Feedback Reference Input (V2)$\begin{aligned} & 00000=362.5 \mathrm{mV} \\ & 11001=675 \mathrm{mV} \\ & 11111=750 \mathrm{mV} \\ & 12.5 \mathrm{mV} \text { Step Size } \end{aligned}$ |  |  |  |  | 00011001 |
| $\begin{aligned} & 0 \times 33 \\ & \text { LTC3589-1 } \\ & \text { LTC3589-2 } \end{aligned}$ | L2DTV2 | Unused | LD04 Output Voltage:$\begin{aligned} & 00=1.2 \mathrm{~V} \\ & 01=1.8 \mathrm{~V} \\ & 10=2.8 \mathrm{~V} \\ & 11=3.2 \mathrm{~V} \end{aligned}$ |  | LDO 2 Feedback Reference Input (V2)$\begin{aligned} & 00000=362.5 \mathrm{mV} \\ & 11001=675 \mathrm{mV} \\ & 11111=750 \mathrm{mV} \\ & 12.5 \mathrm{mV} \text { Step Size } \end{aligned}$ |  |  |  |  | 00011001 |

Table 18. LTC3589 Read-Only Status Register Table

| REG | NAME | B[7] | B[6] | B[5] | B[4] | B[3] | B[2] | B[1] | B[0] |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x02 | IRQSTAT | Thermal Limit Hard Shutdown Occurred | Near Thermal Limit | Undervoltage Hard Shutdown Occurred | Near Undervoltage Limit | PGOOD <br> Timeout Hard <br> Shutdown <br> Occurred | Unused | Unused | Unused |
| 0x13 | PGSTAT | $\begin{aligned} & \text { LD04 Status: } \\ & 0=V_{\text {OUT Low }} \\ & 1=V_{\text {OUT }} \text { Good } \end{aligned}$ | LD03 Status: $\begin{aligned} & 0=V_{\text {OUT L Low }} \\ & 1=V_{\text {OUT }} \text { Good } \end{aligned}$ | LDO2 Status: $\begin{aligned} & 0=V_{\text {OUT LOW }} \\ & 1=V_{\text {OUT }} \text { Good } \end{aligned}$ | Buck_Boost Status: $\begin{aligned} & 0=V_{\text {OUT LOW }} \\ & 1=V_{\text {OUT }} \text { Good } \end{aligned}$ | Step-Down Switching Regulator 3 Status: $\begin{aligned} & 0=V_{\text {OUT L Low }} \\ & 1=V_{\text {OUT }} \text { Good } \end{aligned}$ | Step-Down Switching Regulator 2 Status: $\begin{aligned} & 0=V_{\text {OUT L Low }} \\ & 1=V_{\text {OUT }} \text { Good } \end{aligned}$ | Step-Down Switching Regulator 1 Status: $\begin{aligned} & 0=V_{\text {OUT L Low }} \\ & 1=V_{\text {OUT }} \text { Good } \end{aligned}$ | LD01 Status: $\begin{aligned} & 0=V_{\text {OUT L Low }} \\ & 1=V_{\text {OUT }} \text { Good } \end{aligned}$ |

## operation

LD02 and step-down switching regulators 1 to 3 each have a pair of control bits in the voltage change control register VCCR. The reference select bit selects which of two 5-bit words are used as inputs to the regulators feedback reference DAC inputs. The slew GO bit initiates a DAC slew to the voltage selected by the reference select bit. When the slew is complete, the slew GO bits are reset LOW.
Accessing the CLIRQ command register will clear the $\overline{\mathrm{R} \bar{Q}}$ pin and will let the $\overline{\mathrm{RQ}}$ pin to release HIGH. The pin is cleared when the LTC3589 acknowledges the sub address. Data written to the CLIRQ command register is ignored.
There are eight command registers that are used to store the 5-bit dynamic target voltage input to the feedback reference slewing DACs - B1DTV1, B1DTV2, B2DTV1, B2DTV2, B3DTV1, B3DTV2, L2DTV1 and L2DTV2. The registers ending with V2 use bits 4 through 0 to store the V2 feedback reference voltage for the regulators. The regulators input reference voltage is set to V 2 by setting the reference select bits HIGH in VCCR and writing to the go bits in VCCR. The V2 voltage is also selected whenever the VSTB pin is driven HIGH. The registers ending with V1 use bits 4 through 0 to store the V1 feedback voltage reference for the regulators. The regulators input reference voltage is set to V 1 voltage by setting the reference select bits LOW in command register VCCR. Whenever a new dynamic target voltage is set, either by changing the 5-bit value or by changing the reference select bits in VCCR, the go bits in VCCR must be written to initiate the dynamic voltage slew. When bit 5 in B1DTV1, B2DTV1, B3DTV1, and L2DTV1 is LOW the PGOOD pin pulls LOW during a dynamic voltage slew. Bits 7 and 6 in B1DTV1 set the switch DV/DT rate for all the step-down switching regulators. Bit 5 in registers B1DTV2, B2DTV2 and B3DTV2 selects the switching frequency of step-down switching regulators 1,2 and 3 . Writing the bit LOW sets the switching frequency to 2.25 MHz . Writing the bit HIGH sets the switching frequency to 1.125 MHz .
The dynamic slew rates of the four feedback reference DACs are independently set using bits in voltage ramp rate command register (VRRCR). The rate shown is the slew of the DAC output as it slews up or down to its target
value. The slew rate of the output voltage is scaled by the gain of the resistor divider network that sets the regulator output voltage. For example, a regulator set to an output voltage of 1.2 V when the dynamic target voltage reference is 0.75 V has a gain of 1.6 . Slewing the regulator output from 1.2 V to 1 V requires slewing the DAC output down 125 mV from 750 mV to 625 mV . With a VRRCR slew rate setting of 01 the slew time of the regulator output is $71 \mu \mathrm{~s}$.

## THERMAL CONSIDERATIONS AND BOARD LAYOUT

## Printed Circuit Board Power Dissipation

In order to ensure optimal performance and the ability to deliver maximum output power to any regulator, it is critical that the exposed ground pad on the backside of the LTC3589 package be soldered to a ground plane on the board. The exposed pad is the only GND connection for the LTC3589. Correctly soldered to a $2500 \mathrm{~mm}^{2}$ ground plane on a double sided 102 copper board the LTC3589 has a thermal resistance ( $\theta_{\mathrm{JA}}$ ) of approximately $34^{\circ} \mathrm{C} / \mathrm{W}$. Failure to make good thermal contact between the exposed pad on the backside of the package and an adequately sized ground plane will result in thermal resistances far greater than $34^{\circ} \mathrm{C} / \mathrm{W}$.
To ensure the junction temperature of the LTC3589 die does not exceed the maximum rated limit and to prevent overtemperature faults, the power output of the LTC3589 must be managed by the application. The total power dissipation in the LTC3589 is approximated by summing the power dissipation in each of the switching regulators and the LDO regulators.

The power dissipation in a switching regulator is estimated by:

$$
P_{D(S W X)}=\left(V_{\text {OUTX }} \cdot I_{\text {OUTX }} \cdot \frac{100-E f f}{100}\right.
$$

Where $\mathrm{V}_{\text {OUTX }}$ is the programmed output voltage, I IUUTX is the load current and Eff is the \% efficiency that can be measured or looked up in an efficiency table for the programmed output voltage.

## OPERATION

The power dissipated by an LDO regulator is estimated by:

$$
P_{D(\text { LDOX })}=\left.\left(V_{\text {IN (LDOX) }}-V_{\text {LDOX }}\right) \bullet\right|_{\text {LDOX }}
$$

Where $\mathrm{V}_{\text {LDOX }}$ is the programmed output voltage, $\mathrm{V}_{\text {IN(LDOX) }}$ is the LDO supply voltage, and $\mathrm{l}_{\text {LDOX }}$ is the output load current. If one of the switching regulator outputs is used as an LDO supply voltage, remember to include the LDO supply current in the switching regulator load current for calculating power loss.
An example using the equations above with the parameters in Table 19 shows an application that is at the maximum junction temperature of $125^{\circ} \mathrm{C}$ at an ambient temperature of $85^{\circ} \mathrm{C}$. LDO2, LDO3, and LDO4 are powered by stepdown switching regulator 2 and the buck-boost switching regulator. The total load on those two switching regulators is the sum of the application load and the LDO load. This example is with the LDO regulators at one half rated current and the switching regulators at three quarters rated current.

Table 19. $\mathrm{T}_{\mathrm{J}}$ Calculation Example

| OUTPUT | $V_{\text {IN }}$ | $V_{\text {OUT }}$ | APP LOAD | TOTAL <br> LOAD | EFF | POWER <br> DISS |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LDO1_VSTB | 3.8 V | 1.2 V | 10 mA | 10 mA |  | 30 mW |  |  |
| LD02 | 1.8 V | 1.2 V | 100 mA | 100 mA |  | 60 mW |  |  |
| LD03 | 3.3 V | 1.8 V | 100 mA | 100 mA |  | 150 mW |  |  |
| LD04 | 3.3 V | 2.5 V | 100 mA | 100 mA |  | 80 mW |  |  |
| $V_{\text {OUT1 }}$ | 3.8 V | 1.2 V | 1.2 A | 1.2 A | $80 \%$ | 290 mW |  |  |
| $V_{\text {OUT2 }}$ | 3.8 V | 1.8 V | 0.65 A | 0.75 A | $90 \%$ | 140 mW |  |  |
| $\mathrm{~V}_{\text {OUT3 }}$ | 3.8 V | 1.25 V | 0.75 A | 0.75 A | $85 \%$ | 140 mW |  |  |
| $V_{\text {OUT4 }}$ | 3.8 V | 3.3 V | 0.70 A | 0.90 A | $90 \%$ | 300 mW |  |  |
| TOTAL POWER |  |  |  |  |  |  |  | 1180 mW |
| INTERNAL JUNCTION TEMPERATURE AT 85 ${ }^{\circ} \mathrm{C}$ AMBIENT | $125^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |

## Printed Circuit Board Layout

When laying out the printed circuit board, the following checklist should be followed to ensure proper operation of the LTC3589:

1. Connect the exposed pad of the package (Pin 41) directly to a large ground plane to minimize thermal and electrical impedance.
2. The switching regulator input supply traces and their decoupling capacitors should be as short as possible. Connect the GND side of the capacitors directly to the ground plane of the board. The decoupling capacitors provide the AC current to the internal power MOSFETs and their drivers. It is important to minimize inductance from the capacitors to the LTC3589 pins.
3. Minimize the switching power traces connecting SW1, SW2, SW3, and buck-boost switch pins SW4AB and SW4CD to the inductors to reduce radiated EMI and parasitic coupling. Keep sensitive nodes such as the feedback pins away from or shielded from the large voltage swings on the switching nodes.
4. Minimize the length of the connection between the step-down switching regulator inductors and the output capacitors. Connect the GND side of the output capacitors directly to the thermal ground plane of the board.
5. Minimize the length of the connection between the buck-boost regulator output (BB_OUT) and the output capacitor. Connect the GND side of the output capacitor directly to the thermal ground plane of the board.

## APPLICATIONS InFORMATION

The LTC3589 is optimized to support several families of advanced portable applications processors including the Marvell PXA3xx and PXA168 Xscale processors, the Freescale i.MX family including the new i.MX53 and i.MX51, the TI OMAP processors utilizing their Smart reflex, and many additional ARM processors.

## PXA3XX Monahans Processor Support

The PXA3XX processors are hard-coded to communicate with a PMIC at specific command register addresses in order to power up the processor supply rails from the low power state. The LTC3589 ${ }^{2} \mathrm{C}$ device address and command register addresses map to PXA3xx command register sub-address requirements. The LTC3589 write address is $0 \times 68$. The key command register addresses for PXA3xx support are the Output Voltage Enable (OVEN) register at address 0x10. VCC_APPS/A_EN is mapped to OVEN bit 0 (enable step-down switching regulator 1). VCC_SRAM/S_EN is mapped to OVEN bit 2 (enable stepdown switching regulator 3). The voltage change control register (VCCR) at command register address 0x20 controls the dynamic voltage select and go bits required to command a voltage change and slew when coming out of low voltage standby or sleep modes into run mode. The dynamic target voltage (xxDTV[1,2]) registers map to the mandatory command register addresses. The full register map for the LTC3589 shown in Table 16 and Table 17 supports Monahans, hard-coded $I^{2} \mathrm{C}$ commands for start-of-day operation, voltage-change sequence, supply enable, and return-to-D0 state sequence.

The LTC3589 does not specifically reference the Monahans SYS_EN and PWR_EN enable pins but supports these signals with individual enable input pins EN[1-4] and EN_LDO[2,34] that should be hard-wired to SYS_EN or PWR_EN as required for proper system-level power sequencing.

The LTC3589 $\overline{\text { RSTO }}$ signal is used to drive the Monahans hard reset signal nRESET and is based on the state of the always-active regulator output LDO1_STBY and by a pushbutton hard reset request. The release of the RSTO output is delayed a minimum of 10 ms as required or as Iong as 1s when the LTC3589 is reset using its pushbutton controller.

## PXA16X Armada Processor Support

LTC3589 includes spare register bits that can be accessed by the processor for setting and recalling hibernate and resume operation.

The keep-alive function allow a step-down switching regulator to maintain system memory during a hibernate shutdown state of the Armada processor.

## i.MX53 and i.MX51 Processor Support

The LTC3589 has hardware features specifically designed for the latest i.MX family of processors from Freescale Semiconductor. The i.MX53 and i.MX51 control the VSTB input pin of the LTC3589 to command transitions between the run mode core voltage and the lower level standby voltage. The run and standby voltage levels are initially programmed in $I^{2} \mathrm{C}$ command registers xxBTV1 and $x x B T V 2$. When the VSTB pin is asserted high all four dynamically controlled output supply rails will slew to the xxBTV2 set point. When xxBTV1 and xxBTV2 are set at the same value, as they are by default, then no slewing occurs. This allows the single VSTB pin to control any combination of the four DAC controlled regulators to slew between two programmed output voltages. When VSTB is de-asserted back to a zero value the regulators slew back up to the $x x B T V 1$ set point.

# LTC3589/LTC3589-1/ <br> LTC3589-2 

## APPLICATIONS INFORMATION

Earlier i.MX family processors such as the i.MX31 included two VSTB pins used for controlling the regulator outputs for alow voltage standby mode, nominal voltage run mode, and a higher voltage overdrive mode. The LTC3589 can be used with these processors using the VSTB input pin to select between run and standby voltages and using minimal software overhead to set the overdrive voltage in $I^{2} \mathrm{C}$ command registers.

The default DAC reference value in all xxBTVx registers is $0 \times 19$. This accommodates i.MX processors and others requiring an overdrive voltage. The value can be increased up to 0x1F for overdrive or supply margining above the nominal run voltage. Once programmed into the $\mathrm{I}^{2} \mathrm{C}$ command registers xxBTVx two voltage outputs are selected by the VSTB pin. All voltage levels and changes are fully controllable using the $\mathrm{I}^{2} \mathrm{C}$ serial port.

## Reference Designs and Drivers

Reference designs, schematics, and software drivers are available to assist the development of Freescale i.MX53 systems that use the LTC3589. Please contact your local Linear Technology sales representative for details.

## OMAP3 and DaVinci Processor Support

The OMAP3 family of ARM processors has similar requirements to the processors described above. The LTC3589 ${ }^{2} \mathrm{C}$ control can fully accommodate the smart reflex dynamic voltage control with proper embedded software drivers tailored to the LTC3589 register mapping. The LTC3589 demo board demonstrates configuring and dynamically slewing and sequencing the outputs using $\mathrm{I}^{2} \mathrm{C}$ control. The same provisions can be incorporated into embedded software drivers for the OMAP3 or any other target processor.

## Back-Driving LTC3589 Outputs

Multirail processors or board level designs may have surprise leakage paths between power rails. During a start-up sequence an LTC3589 regulator output may be pulled higher than 300 mV . This violates the default settings for a LTC3589 and LTC3589-1 start-up sequence. The LTC3589-2 power up default is to allow its regulators to enable at any output voltage and is recommended for designs with rail back-drive conditions.


## TYPICAL APPLICATION



Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.
UJ Package
40-Lead Plastic QFN ( $6 \mathrm{~mm} \times 6 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1728 Rev Ø)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED


NOTE:
BOTTOM VIEW—EXPOSED PAD

1. DRAWING IS A JEDEC PACKAGE OUTLINE VARIATION OF (WJJD-2)
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20 mm ON ANY SIDE, IF PRESENT
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

## REVISION HISTORY

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| A | $9 / 10$ | Removed OV from LD04 on Block Diagram | 15 |
| B | $12 / 10$ | Updated Part Marking in Order Information section | 3 |
| C | $02 / 11$ | LTC3589-1 part added. Changes reflected throughout the data sheet | $1-46$ |
| D | $01 / 12$ | Updated part numbers on iMx application processors <br> Updated Absolute Maximum Ratings and Pin Configuration sections <br> Added Reference Designs and Drivers section <br> Added Typical Application <br> Updated Typical Application | 1,42 |
|  |  |  | Added LTC3589-2 throughout <br> Updated Table 1: LTC3589/-1/-2 Functional Differences <br> Clarified Enable and Power-On Sequencing section <br> Clarified I2C Command and Status Register sections <br> Enhanced Command Register Table <br> Added section on Back-Driving Outputs |

## TYPICAL APPLICATION

Integrated Power IC for Mobile $\mu$ Processor System with USB/Automotive Battery Charger


## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC3101 | 1.8 V to USB, Multioutput DC/DC Converter with Low Loss USB Power Controller | Seamless Transition Between Multiple Input Power Sources, $\mathrm{V}_{\text {IN }}$ Range: 1.8V to 5.5V, Buck-Boost Converter $\mathrm{V}_{\text {OUT }}$ Range: 1.5 V to 5.25 V , $3.3 \mathrm{~V}_{\text {Out }}$ at 800 mA for $\mathrm{V}_{\text {IN }} \geq 3 \mathrm{~V}$, Dual 350 mA Buck Regulators, $\mathrm{V}_{\text {OUT: }}: 0.6 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{IN}}, 38 \mu \mathrm{~A}$ Quiescent Current in Burst Mode Operation, 24 -Lead $4 \mathrm{~mm} \times 4 \mathrm{~mm} \times 0.75 \mathrm{~mm}$ QFN Package |
| LTC3556 | Switching USB Power Manager PMIC with Li-Ion/Polymer Charger | Complete Multifunction PMIC: Switching Power Manager, 1A Buck-Boost + 2 Buck Regulators + LDO, $4 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN-28 Package |
| $\begin{aligned} & \text { LTC3577/ } \\ & \text { LTC3577-1/ } \\ & \text { LTC3577-3/ } \\ & \text { LTC3577-4 } \end{aligned}$ | Highly Integrated Portable/ Navigation PMIC | Complete Multifunction PMIC: Linear Power Manager and Three Buck Regulators, 10-LED Boost Reg, $4 \mathrm{~mm} \times 7 \mathrm{~mm}$ QFN-44 Package, -1 and -4 Versions Have 4.1V VFLOAT, -3 Version for SiRF Atlas IV Processors |
| $\begin{aligned} & \text { LTC3586/ } \\ & \text { LTC3586-1 } \end{aligned}$ | Switching USB Power Manager PMIC with Li-Ion/Polymer Charger | Complete Multifunction PMIC: Switching Power Manager, 1A Buck-Boost + 2 Bucks + Boost + LDO, $4 \mathrm{~mm} \times 6 \mathrm{~mm}$ QFN-38 Package, -1 Version Has 4.1V Vfloat. |


[^0]:    Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.
    For more information on lead free part marking, go to: http://www.linear.com/leadfree/
    For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

[^1]:    * Denotes Default Power-On Value

